SDAS156D - APRIL 1982 - REVISED AUGUST 2000

- Synchronous Load
- Direct Overriding Clear
- Parallel-to-Serial Conversion
- Package Options Include Plastic Small-Outline (D) and Shrink Small-Outline (DB) Packages and Standard Plastic (N) DIP

#### description

The SN74ALS166 parallel-load 8-bit shift register is compatible with most other TTL logic families. All inputs are buffered to lower the drive requirements. Input clamping diodes minimize switching transients and simplify system design.



These parallel-in or serial-in, serial-out registers have a complexity of 77 equivalent gates on the chip. They feature gated clocks (CLK and CLK INH) inputs and an overriding clear  $\overline{(CLR)}$  input. The parallel-in or serial-in modes are established by the shift/load  $\overline{(SH/LD)}$  input. When high,  $\overline{SH/LD}$  enables the serial data  $\overline{(SER)}$  input and couples the eight flip-flops for serial shifting with each clock pulse. When low, the parallel (broadside) data (A–H) inputs are enabled and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited. Clocking is accomplished on the low-to-high-level edge of the clock pulse through a two-input positive-NOR gate, permitting one input to be used as a clock-enable or clock-inhibit function. Holding either of the clock inputs high inhibits clocking; holding either low enables the other clock input. This allows the system clock to be free running and the register can be stopped on command with the clock input. CLK INH should be changed to the high level only when CLK is high. The buffered  $\overline{CLR}$  overrides all other inputs, including CLK, and sets all flip-flops to zero.

The SN74ALS166 is characterized for operation from 0°C to 70°C.

#### **FUNCTION TABLE**

|     |       | INP      | UTS        |   | INTE     | RNAL            | CUTPUT   |                 |
|-----|-------|----------|------------|---|----------|-----------------|----------|-----------------|
| CLR | SH/LD | CLK INH  | CLK SER    |   | PARALLEL | OUTI            | PUTS     | OUTPUT  <br>QH  |
| CLK | 3H/LD | CLK INFI |            |   | A H      | $Q_{A}$         | $Q_{B}$  | ~п              |
| L   | Х     | Χ        | Χ          | Χ | Х        | L               | L        | L               |
| Н   | Χ     | L        | L          | Χ | Х        | Q <sub>A0</sub> | $Q_{B0}$ | Q <sub>H0</sub> |
| Н   | L     | L        | $\uparrow$ | Χ | ah       | а               | b        | h               |
| Н   | Н     | L        | $\uparrow$ | Н | Х        | Н               | $Q_{An}$ | Q <sub>Gn</sub> |
| Н   | Н     | L        | $\uparrow$ | L | Х        | L               | $Q_{An}$ | Q <sub>Gn</sub> |
| Н   | Χ     | Н        | $\uparrow$ | Χ | X        | Q <sub>A0</sub> | $Q_{B0}$ | Q <sub>H0</sub> |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Standard 91-1984 and IEC Publication 617-12.

# logic diagram (positive logic)



### typical clear, shift, load, inhibit, and shift sequences



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                |                 | –0.5 V to 7 V |
|------------------------------------------------------|-----------------|---------------|
| Input voltage range, V <sub>I</sub>                  |                 | 0.5 V to 7 V  |
| Package thermal impedance, θ <sub>JA</sub> (see Note | 1): D package . |               |
| -                                                    | DB package      | 82°C/W        |
|                                                      | N package .     | 67°C/W        |
| Storage temperature range, T <sub>stq</sub>          |                 |               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7.

## recommended operating conditions

|                 |                                | MIN | NOM | MAX  | UNIT |
|-----------------|--------------------------------|-----|-----|------|------|
| Vcc             | Supply voltage                 | 4.5 | 5   | 5.5  | V    |
| VIH             | High-level input voltage       | 2   |     |      | V    |
| V <sub>IL</sub> | Low-level input voltage        |     |     | 0.8  | V    |
| ІОН             | High-level output current      |     |     | -0.4 | mA   |
| loL             | Low-level output current       |     |     | 8    | mA   |
| TA              | Operating free-air temperature | 0   |     | 70   | °C   |

SDAS156D - APRIL 1982 - REVISED AUGUST 2000

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST CO                                     | MIN                        | TYP <sup>†</sup>   | MAX  | UNIT |    |
|------------------|---------------------------------------------|----------------------------|--------------------|------|------|----|
| VIK              | $V_{CC} = 4.5 \text{ V},$                   | I <sub>I</sub> = -18 mA    |                    |      | -1.5 | V  |
| VOH              | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 |      |      | V  |
| Voi              | V <sub>CC</sub> = 4.5 V                     | I <sub>OL</sub> = 4 mA     |                    | 0.25 | 0.4  | V  |
| VOL              | VCC = 4.5 V                                 | I <sub>OL</sub> = 8 mA     |                    | 0.35 |      | v  |
| ΙĮ               | V <sub>CC</sub> = 5.5 V,                    | V <sub>I</sub> = 7 V       |                    |      | 0.1  | mA |
| lін              | $V_{CC} = 5.5 \text{ V},$                   | V <sub>I</sub> = 2.7 V     |                    |      | 20   | μΑ |
| I <sub>IL</sub>  | $V_{CC} = 5.5 \text{ V},$                   | V <sub>I</sub> = 0.4 V     |                    |      | -0.1 | mA |
| 1 <sub>0</sub> ‡ | V <sub>CC</sub> = 5.5 V,                    | V <sub>O</sub> = 2.25 V    | -30                |      | -112 | mA |
| Icc              | $V_{CC} = 5.5 \text{ V},$                   | See Note 2                 |                    | 14   | 24   | mA |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

# timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                             |      | MIN | MAX | UNIT |
|-----------------|-----------------------------|------|-----|-----|------|
| fclock          | Clock frequency             |      |     | 45  | MHz  |
|                 | CLR I                       | ow   | 9   |     |      |
| t <sub>W</sub>  | Pulse duration CLK h        | nigh | 10  |     | ns   |
|                 | CLK                         | 10   |     |     |      |
|                 | SH/LC                       | 5    | 16  |     |      |
| t <sub>su</sub> | Setup time before CLK↑ Data |      | 7   |     | ns   |
|                 | CLR i                       | 11   |     |     |      |
| th              | Hold time, data after CLK↑  |      | 3   |     | ns   |

# switching characteristics over recommended operating conditions (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | түр† | MAX | UNIT |
|------------------|-----------------|----------------|-----|------|-----|------|
| f <sub>max</sub> |                 |                | 45  |      |     | MHz  |
| <sup>t</sup> PHL | CLR             | QH             | 4   | 9    | 14  | ns   |
| t <sub>PLH</sub> | CLK             | 0              | 2   | 7    | 12  | ns   |
| t <sub>PHL</sub> | CLK             | Q <sub>H</sub> | 2   | 9    | 13  | 115  |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .



<sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, I<sub>OS</sub>. NOTE 2: With 4.5 V applied to SER and all other inputs, except the clock, grounded, I<sub>CC</sub> is measured after a clock transition from 0 V to 4.5 V.

#### PARAMETER MEASUREMENT INFORMATION



#### **TEST TABLE FOR SYNCHRONOUS INPUTS**

| DATA INPUT<br>FOR TEST | SH/LD | OUTPUT TESTED<br>(see Note B)        |
|------------------------|-------|--------------------------------------|
| Н                      | 0 V   | Q <sub>H</sub> at t <sub>n+1</sub>   |
| Serial input           | 4.5 V | Q <sub>H</sub> at t <sub>n + 1</sub> |

#### LOAD CIRCUIT FOR OUTPUT UNDER TEST



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Propagation delay times ( $t_{PLH}$  and  $t_{PHL}$ ) are measured at  $t_{n+1}$ . Proper shifting of data is verified at  $t_{n+8}$  with a functional test.
- C. A clear pulse is applied prior to each test.
- D.  $t_0 = bit time before clocking transition, t_{0+1} = bit time after one clocking transition, and t_{0+8} = bit time after eight clocking transitions.$
- E. The clock pulse has the following characteristics:  $t_{W(Clock)} \le 20$  ns and PRR = 1 MHz. The clear pulse has the following characteristics:  $t_{W(Clear)} \le 20$  ns.
- F. All pulse generators have the following characteristics:  $Z_O \approx 50 \Omega$ ;  $t_\Gamma = t_f = 2 \text{ ns. Duty cycle} = 50\%$  when testing  $t_{max}$ .

Figure 1. Load Circuit and Voltage Waveforms





10-Jun-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|--------------------|--------------|-------------------------|---------|
| SN74ALS166D      | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ALS166                  | Samples |
| SN74ALS166DBR    | ACTIVE | SSOP         | DB                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | G166                    | Samples |
| SN74ALS166DR     | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ALS166                  | Samples |
| SN74ALS166N      | ACTIVE | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU            | N / A for Pkg Type | 0 to 70      | SN74ALS166N             | Samples |
| SN74ALS166NSR    | ACTIVE | SO           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM | 0 to 70      | ALS166                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

10-Jun-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74ALS166DBR | SSOP            | DB                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 6.6        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74ALS166DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| SN74ALS166NSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2012



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ALS166DBR | SSOP         | DB              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74ALS166DR  | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |
| SN74ALS166NSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="https://www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="https://example.com/omap">e2e.ti.com/omap</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>