

March 2015

# FDD6637

# 35V P-Channel PowerTrench<sup>ò</sup> MOSFET

## **General Description**

This P-Channel MOSFET has been produced using Fairchild Semiconductor's proprietary PowerTrench technology to deliver low Rdson and optimized Bvdss capability to offer superior performance benefit in the applications.

## **Applications**

- Inverter
- Power Supplies

## **Features**

- -55 A, -35 V  $R_{DS(ON)}$  = 11.6 m $\Omega$  @  $V_{GS}$  = -10 V  $R_{DS(ON)}$  = 18 m $\Omega$  @  $V_{GS}$  = -4.5 V
- High performance trench technology for extremely low  $R_{\text{DS(ON)}}$
- RoHS Compliant





## Absolute Maximum Ratings TA=25

T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Para                                              | ameter                 |             | Ratings     | Units |
|-----------------------------------|---------------------------------------------------|------------------------|-------------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                              |                        |             | -35         | V     |
| V <sub>DS(Avalanche)</sub>        | Drain-Source Avalanche Voltage (maximum) (Note 4) |                        | n) (Note 4) | -40         | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                               |                        |             | ±25         | V     |
| I <sub>D</sub>                    | Continuous Drain Current                          | @T <sub>C</sub> =25°C  | (Note 3)    | -55         | А     |
|                                   |                                                   | @T <sub>A</sub> =25°C  | (Note 1a)   | -13         |       |
|                                   |                                                   | Pulsed                 | (Note 1a)   | -100        |       |
| P <sub>D</sub>                    | Power Dissipation                                 | @T <sub>C</sub> =25°C  | (Note 3)    | 57          | W     |
|                                   |                                                   | @ T <sub>A</sub> =25°C | (Note 1a)   | 3.1         |       |
|                                   |                                                   | @ T <sub>A</sub> =25°C | (Note 1b)   | 1.3         |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Jur                         | nction Temperatu       | re Range    | -55 to +150 | °C    |

## **Thermal Characteristics**

| R <sub>eJC</sub>  | Thermal Resistance, Junction-to-Case    | (Note 1)  | 2.2 | °C/W |
|-------------------|-----------------------------------------|-----------|-----|------|
| R <sub>eJA</sub>  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 40  |      |
| R <sub>e,IA</sub> | Thermal Resistance, Junction-to-Ambient | (Note 1b) | 96  |      |

**Package Marking and Ordering Information** 

| Device Marking Device |         | Package Reel Size |     | Tape width | Quantity   |  |
|-----------------------|---------|-------------------|-----|------------|------------|--|
| FDD6637               | FDD6637 | D-PAK (TO-252)    | 13" | 16mm       | 2500 units |  |

| Symbol                 | Parameter                                    | Test Conditions                                                                                                                                                           | Min | Тур                 | Max              | Units |
|------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|------------------|-------|
| Drain-So               | urce Avalanche Ratings                       | 1                                                                                                                                                                         |     | I                   |                  | I     |
| E <sub>AS</sub>        | Drain-Source Avalanche Energy (Single Pulse) | V <sub>DD</sub> = -35 V, I <sub>D</sub> = -11 A, L=1mH                                                                                                                    |     | 61                  |                  | mJ    |
| I <sub>AS</sub>        | Drain-Source Avalanche Current               |                                                                                                                                                                           |     | -14                 |                  | Α     |
| Off Chara              | acteristics(Note 2)                          |                                                                                                                                                                           |     |                     |                  |       |
| BV <sub>DSS</sub>      | Drain–Source Breakdown<br>Voltage            | $V_{GS} = 0 \text{ V}, \qquad I_{D} = -250 \mu\text{A}$                                                                                                                   | -35 |                     |                  | V     |
| I <sub>DSS</sub>       | Zero Gate Voltage Drain Current              | $V_{DS} = -28 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                                           |     |                     | -1               | μΑ    |
| I <sub>GSS</sub>       | Gate-Body Leakage                            | $V_{GS} = \pm 25 \text{ V}, \qquad V_{DS} = 0 \text{ V}$                                                                                                                  |     |                     | ±100             | nA    |
| On Chara               | acteristics (Note 2)                         |                                                                                                                                                                           |     |                     |                  |       |
| V <sub>GS(th)</sub>    | Gate Threshold Voltage                       | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                                                                                     | -1  | -1.6                | -3               | V     |
| R <sub>DS(on)</sub>    | Static Drain–Source<br>On–Resistance         | $V_{GS} = -10 \text{ V},  I_D = -14 \text{ A}$ $V_{GS} = -4.5 \text{ V},  I_D = -11 \text{ A}$ $V_{GS} = -10 \text{ V},  I_D = -14 \text{ A},  T_J = 125^{\circ}\text{C}$ |     | 9.7<br>14.4<br>14.7 | 11.6<br>18<br>19 | mΩ    |
| <b>g</b> <sub>FS</sub> | Forward Transconductance                     | $V_{DS} = -5 \text{ V}, \qquad I_{D} = -14 \text{ A}$                                                                                                                     |     | 35                  |                  | S     |
| Dynamic                | Characteristics                              |                                                                                                                                                                           | •   |                     |                  |       |
| C <sub>iss</sub>       | Input Capacitance                            |                                                                                                                                                                           |     | 2370                |                  | pF    |
| Coss                   | Output Capacitance                           | $V_{DS} = -20 \text{ V}, \qquad V_{GS} = 0 \text{ V},$                                                                                                                    |     | 470                 |                  | pF    |
| C <sub>rss</sub>       | Reverse Transfer Capacitance                 | f = 1.0 MHz                                                                                                                                                               |     | 250                 |                  | pF    |
| R <sub>G</sub>         | Gate Resistance                              | f = 1.0 MHz                                                                                                                                                               |     | 3.6                 |                  | Ω     |
| Switchin               | g Characteristics (Note 2)                   |                                                                                                                                                                           |     | I                   |                  | I     |
| t <sub>d(on)</sub>     | Turn-On Delay Time                           |                                                                                                                                                                           |     | 18                  | 32               | ns    |
| t <sub>r</sub>         | Turn–On Rise Time                            | $V_{DD} = -20 \text{ V}, \qquad I_{D} = -1 \text{ A},$                                                                                                                    |     | 10                  | 20               | ns    |
| t <sub>d(off)</sub>    | Turn-Off Delay Time                          | $V_{GS} = -10 \text{ V}, \qquad R_{GEN} = 6 \Omega$                                                                                                                       |     | 62                  | 100              | ns    |
| t <sub>f</sub>         | Turn-Off Fall Time                           | 7                                                                                                                                                                         |     | 36                  | 58               | ns    |
| Q <sub>g</sub>         | Total Gate Charge, V <sub>GS</sub> = −10V    |                                                                                                                                                                           |     | 45                  | 63               | nC    |
| $Q_g$                  | Total Gate Charge, V <sub>GS</sub> = −5V     | $V_{DS} = -20 \text{ V},  I_{D} = -14 \text{ A}$                                                                                                                          |     | 25                  | 35               | nC    |
| $Q_{gs}$               | Gate-Source Charge                           |                                                                                                                                                                           |     | 7                   |                  | nC    |
| $Q_{gd}$               | Gate-Drain Charge                            | 7                                                                                                                                                                         |     | 10                  |                  | nC    |

| Electrical Characteristics T <sub>A</sub> = 25°C unless otherwise noted |                                       |                                                        |     |      |      |       |  |
|-------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------|-----|------|------|-------|--|
| Symbol                                                                  | Parameter                             | Test Conditions                                        | Min | Тур  | Max  | Units |  |
| Drain-Sc                                                                | ource Diode Characteristics           |                                                        |     |      |      |       |  |
| V <sub>SD</sub>                                                         | Drain–Source Diode Forward<br>Voltage | $V_{GS} = 0 \text{ V}, I_{S} = -14 \text{ A}$ (Note 2) |     | -0.8 | -1.2 | V     |  |
| trr                                                                     | Diode Reverse Recovery Time           | $IF = -14 A$ , $diF/dt = 100 A/\mu s$                  |     | 28   |      | ns    |  |
| Qrr                                                                     | Diode Reverse Recovery Charge         |                                                        |     | 15   |      | nC    |  |

#### Notes:

1. R<sub>8JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>8JC</sub> is guaranteed by design while R<sub>8CA</sub> is determined by the user's board design.



a)  $R_{\theta JA} = 40$  °C/W when mounted on a  $1in^2$  pad of 2 oz copper



b)  $R_{\theta JA} = 96^{\circ}C/W$  when mounted on a minimum pad.

Scale 1:1 on letter size paper

**2.** Pulse Test: Pulse Width <  $300\mu$ s, Duty Cycle < 2.0%

3. Maximum current is calculated as:  $\sqrt{\frac{P_{D}}{R_{DS(ON)}}}$ 

where  $P_D$  is maximum power dissipation at  $T_C = 25^{\circ}C$  and  $R_{DS(on)}$  is at  $T_{J(max)}$  and  $V_{GS} = 10V$ . Package current limitation is 21A

4. BV(avalanche) Single-Pulse rating is guaranteed if device is operated within the UIS SOA boundary of the device.

# **Typical Characteristics**



Figure 1. On-Region Characteristics





Figure 3. On-Resistance Variation with Temperature



Figure 4. On-Resistance Variation with Gate-to-Source Voltage



Figure 5. Transfer Characteristics



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature

# **Typical Characteristics**



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance Characteristics



Figure 9. Maximum Safe Operating Area



Figure 10. Single Pulse Maximum Power Dissipation



Figure 11. Single Pulse Maximum Peak Current



Figure 12. Unclamped Inductive Switching Capability

# **Typical Characteristics**



Figure 13. Transient Thermal Response Curve

Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design.

# **Test Circuits and Waveforms**



Figure 14. Unclamped Inductive Load Test Circuit

Figure 15. Unclamped Inductive Waveforms



Figure 16. Gate Charge Test Circuit



Figure 17. Gate Charge Waveform



Figure 18. Switching Time Test Circuit



Figure 19. Switching Time Waveforms





NON-DIODE PRODUCTS VERSION







NOTES: UNLESS OTHERWISE SPECIFIED

- A) THIS PACKAGE CONFORMS TO JEDEC, TO-252,
- ISSUE C, VARIATION AA.

  B) ALL DIMENSIONS ARE IN MILLIMETERS.
  C) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-2009.
- D) SUPPLIER DEPENDENT MOLD LOCKING HOLES OR CHAMFERED CORNERS OR EDGE PROTRUSION.
- E) TRIMMED CENTER LEAD IS PRESENT ONLY FOR DIODE PRODUCTS
- F) DIMENSIONS ARE EXCLUSSIVE OF BURSS, MOLD FLASH AND TIE BAR EXTRUSIONS.
- G) LAND PATTERN RECOMENDATION IS BASED ON IPC7351A STD TO228P991X239-3N.
- H) DRAWING NUMBER AND REVISION: MKT-TO252A03REV10



(ROTATED -90°) SCALE: 12X







#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™ F-PFS™ AttitudeEngine™ FRFET®

Global Power Resource SM Awinda<sup>®</sup> AX-CAP®\* GreenBridge™

BitSiC™ Green FPS™ Build it Now™ Green FPS™ e-Series™

CorePLUS™ Gmax™ CorePOWER™  $\mathsf{GTO}^{\mathsf{TM}}$ CROSSVOLT™ IntelliMAX™ CTL™ ISOPLANAR™

Current Transfer Logic™ Making Small Speakers Sound Louder

**DEUXPEED®** and Better™ Dual Cool™ MegaBuck™ EcoSPARK® MIČROCOUPLER™ EfficientMax™ MicroFET™

**ESBC™** MicroPak™ **f**® MicroPak2™ Fairchild®

Fairchild Semiconductor® MotionGrid® FACT Quiet Series™ MTi<sup>®</sup> FACT MTx® FAST<sup>®</sup> MVN® FastvCore™ mWSaver® FETBench™ OptoHiT™ FPS™

MillerDrive™ MotionMax™

OPTOLOGIC®

OPTOPLANAR®

Power Supply WebDesigner™ PowerTrench®

PowerXSTI

Programmable Active Droop™ OFFT

QS™ Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™ SignalWise™

SmartMax™ SMART START™

Solutions for Your Success™

SPM® STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™

SYSTEM SYSTEM TinyBoost<sup>®</sup> TinyBuck<sup>®</sup> TinyCalc™ TinyLogic<sup>®</sup> TINYOPTO™ TinvPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT®\* uSerDes™

UHC Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XSTM.

Xsens™ 仙童™

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. TO OBTAIN THE LATEST, MOST UP-TO-DATE DATASHEET AND PRODUCT INFORMATION, VISIT OUR WEBSITE <u>NRCHILDSEMI.COM.</u> FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## **ANTI-COUNTERFEITING POLICY**

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

## PRODUCT STATUS DEFINITIONS

### Definition of Terms

| benintion of Terms           |                   |                                                                                                                                                                                                     |  |  |  |
|------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Datasheet Identification     | Product Status    | Definition                                                                                                                                                                                          |  |  |  |
|                              |                   | Datasheet contains the design specifications for product development. Specifications may char in any manner without notice.                                                                         |  |  |  |
| Preliminary First Production |                   | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchill Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |  |
| No Identification Needed     | Full Production   | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |  |
| Obsolete                     | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |  |  |  |

Rev. 174