RL78/L1A R01DS0280EJ0100 **RENESAS MCU** Rev. 1.00 Aug 12, 2016 Integrated LCD controller/driver, 12-bit resolution A/D Converter, 12-bit resolution D/A Converter, Operational amplifier, Internal reference voltage for A/D and D/A converters. True Low Power Platform (as low as 70.8 $\mu$ A/MHz, and 0.68 $\mu$ A in Halt mode( RTC2 + LVD)), 1.8 V to 3.6 V operation, 48 to 128 Kbyte Flash, 33 DMIPS at 24 MHz, for All LCD Based Applications. ## 1. OUTLINE ### 1.1 Features ### Ultra-low power consumption technology - $V_{\text{DD}}$ = single power supply voltage of 1.8 to 3.6 V - · HALT mode - STOP mode - SNOOZE mode ### **RL78 CPU core** - · CISC architecture with 3-stage pipeline - Minimum instruction execution time: Can be changed from high speed (0.04167 $\mu$ s: @ 24 MHz operation with high-speed on-chip oscillator clock) to ultra-low speed (30.5 $\mu$ s: @ 32.768 kHz operation with subsystem clock) - · Multiply/divide and multiply/accumulate instructions are supported. - · Address space: 1 MB - General-purpose registers: (8-bit register × 8) × 4 banks - · On-chip RAM: 5.5 KB ### Code flash memory - · Code flash memory: 48 to 128 KB - Block size: 1 KB - · Prohibition of block erase and rewriting (security function) - · On-chip debug function - Self-programming (with boot swap function/flash shield window function) ### Data flash memory - Data flash memory: 8 KB - Background operation (BGO): Instructions can be executed from the program memory while rewriting the data flash memory. - Number of rewrites: 1,000,000 times (TYP.) - Voltage of rewrites: V<sub>DD</sub> = 1.8 to 3.6 V ### High-speed on-chip oscillator - Select from 24 MHz, 16 MHz, 12 MHz, 8 MHz, 6 MHz, 4 MHz, 3 MHz, 2 MHz, and 1 MHz - High accuracy: ±1.0% (V<sub>DD</sub> = 1.8 to 3.6 V, T<sub>A</sub> = -20 to +85 °C) ### Operating ambient temperature • T<sub>A</sub> = -40 to +85 °C (A: Consumer applications) ### Power management and reset function - On-chip power-on-reset (POR) circuit - On-chip voltage detector (LVD) (Select interrupt and reset from 10 levels) ### Data transfer controller (DTC) - Transfer modes: Normal transfer mode, repeat transfer mode, block transfer mode - · Activation sources: Activated by interrupt sources (30 sources). - Chain transfer function ### Event link controller (ELC) Event signals of 22 types can be linked to the specified peripheral function. ### Serial interfaces CSI/CSI (SPI supported): 4 channels UART: 4 channels I<sup>2</sup>C/simplified I<sup>2</sup>C: 5 channels ### **Timers** 16-bit timer: 8 channels 8-bit timer: 2 channels 12-bit interval timer: 1 channel Real-time clock 2: 1 channel (calendar for 99 years, alarm function, and clock correction function) Watchdog timer: 1 channel (operable with the dedicated low-speed on-chip oscillator) ### LCD controller/driver - Internal voltage boosting method, capacitor split method, and external resistance division method are switchable. - Segment signal output: 32 (28) to 45 (41) $^{\text{Note 1}}$ - Common signal output: 4 (8) Note 1 #### A/D converter - 12-bit resolution A/D converter (1.8 V ≤ AV<sub>DD</sub> ≤ V<sub>DD</sub> ≤ 3.6 V) - Analog input: 10 to 14 channels - Internal reference voltage (TYP. 1.45 V) and temperature sensor Note ### D/A converter - 12-bit resolution D/A converter (1.8 V ≤ AVDD ≤ VDD ≤ 3.6 V) - · Analog output: 2 channels - Output voltage: 0.35 V to $AV_{DD} 0.47 \text{ V}$ ### Voltage reference - The output voltage can be selected from among 1.5 V (typ.), 1.8 V (typ.), 2.048 V (typ.), and 2.5 V (typ.). - Can be used as the internal reference voltage for A/D and D/A converters. ## Comparator - 1 channel - Operating modes: Comparator high-speed mode, comparator low-speed mode, window mode - The external reference voltage or internal reference voltage can be selected as the reference voltage. ### Operational amplifier General-purpose operational amplifier: 1 channel Rail-to-rail operational amplifier with analog MUX: 2 channels ### I/O ports - I/O ports: 59 to 79 (N-ch open drain I/O [withstand voltage of 6 V]: 2) - Can be set to N-ch open drain, TTL input buffer, and on-chip pull-up resistor - On-chip key interrupt function - · On-chip clock output/buzzer output controller ### Others - On-chip BCD (binary-coded decimal) correction circuit - Note 1. The number in parentheses indicates the number of signal outputs when 8 coms are used. - Note 2. Selectable only in HS (high-speed main) mode. - Note 3. The functions mounted depend on the product. See 1.6 Outline of Functions. # ○ ROM, RAM capacities ## **Products with USB** | Flash ROM | Data Flash | RAM | RL78/L1A | | | | |------------|-------------|------------------|----------|----------|--|--| | Flasii ROW | Data Flasii | Data Hasii NAIvi | | 100 pins | | | | 128 KB | 8 KB | 5.5 KB | _ | R5F11MPG | | | | 96 KB | 8 KB | 5.5 KB | R5F11MMF | R5F11MPF | | | | 64 KB | 8 KB | 5.5 KB | R5F11MME | R5F11MPE | | | | 48 KB | 8 KB | 5.5 KB | R5F11MMD | _ | | | # 1.2 Ordering Information | Pin Count | Package | Fields of Application | Orderable Part Number | |-----------|-----------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------| | 80 pins | 80-pin plastic LFQFP<br>(12 × 12 mm, 0.5 mm pitch) | А | R5F11MMDAFB#30, R5F11MMEAFB#30, R5F111MFAFB#30<br>R5F11MMDAFB#50, R5F11MMEAFB#50, R5F11MMFAFB#50 | | 100 pins | 100-pin plastic LFQFP<br>(14 × 14 mm, 0.5 mm pitch) | А | R5F11MPEAFB#30, R5F11MPFAFB#30, R5F11MPGAFB#30<br>R5F11MPEAFB#50, R5F11MPFAFB#50, R5F11MPGAFB#50 | Figure 1 - 1 Part Number, Memory Size, and Package of RL78/L1A Caution Orderable part numbers are current as of when this manual was published. Please make sure to refer to the relevant product page on the Renesas website for the latest part numbers. ## 1.3 Pin Configuration (Top View) ## **1.3.1 80-pin products** • 80-pin plastic LFQFP (fine pitch) (12 ´ 12 mm, 0.5 mm pitch) Caution Connect the REGC pin to VSS pin via a capacitor (0.47 to 1 $\mu$ F). Remark 1. For pin identification, see 1.4 Pin Identification. Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). ## 1.3.2 100-pin products • 100-pin plastic LFQFP (fine pitch) (14 × 14 mm, 0.5 mm pitch) Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu$ F). Remark 1. For pin identification, see 1.4 Pin Identification. Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR). #### 1.4 Pin Identification AMP0+ to AMP2+ : OP AMP + Input PCLBUZ0, PCLBUZ1 : Programmable Clock Output/ **Buzzer Output** Transmit Data AMP0- to AMP2+ : OP AMP - Input AMP0O to AMP2+ : OP AMP Output REGC : Regulator Capacitance AMP0OPD to : Low Resistance Switch RESET Reset AMP2OPD RTC1HZ : Real-time Clock Correction **ADTRG** : A/D External Trigger Input RxD0 to RxD3 : Receive Data ANI0 to ANI14 : Analog Input SCK00, SCK10, SCK20, Serial Clock Input/Output ANO0, ANO1 SCK30 : Analog Output Comparator Input OP AMP output analog MUX **AVDD** : Analog Power Supply SCLA0 : Serial Clock Input/Output **AV**REFM Analog Reference Voltage SCL00, SCL10, SCL20, SCL30 : Serial Clock Output SDAA0, SDA00, SDA10, Minus : Serial Data Input/Output **AV**REFP : Analog Reference Voltage SDA20, SDA30 SEG0 to SEG55 : LCD Segment Output : Analog Ground SI00, SI10, SI20, SI30 : Serial Data Input **AV**ss CAPH, CAPL : Capacitor for LCD SO00, SO10, SO20, SO30 : Serial Data Output COM0 to COM7 : LCD Common Output SSI00 Slave Select Input **EXCLK** : External Clock Input TI00 to TI07 : Timer Input (Main System Clock) TO00 to TO07 : Timer Output **EXCLKS** : External Clock Input TOOL0 Data Input/Output for Tool TxD0 to TxD3 V<sub>L1</sub> to V<sub>L4</sub> (Sub System Clock) TOOLRXD, TOOLTXD : Data Input/Output for INTP0 to INTP7 : External Interrupt Input **External Device** IVREF0 Comparator Reference Input VCOUT0 : Comparator Output KR0 to KR7 Key Return $V_{\text{DD}}$ : Power Supply : LCD Power Supply MUX10 to MUX13 **VREFOUT** : Analog Reference Voltage switch P00 to P07 : Port 0 Output P11 to P17 : Port 1 Vss : Ground P20, P21 P23 to P27 : Port 2 X1, X2 : Crystal Oscillator P30 to P37 : Port 3 (Main System Clock) P40 to P44 : Port 4 XT1, XT2 : Crystal Oscillator P50 to P57 (Subsystem Clock) : Port 5 P60, P61 : Port 6 P70 to P77 : Port 7 P80, P81 : Port 8 P100, P101 : Port 10 P103 to P107 P121 to P127 : Port 12 P130, P137 : Port 13 P140 to P143 · Port 14 P150, P152 to P154 : Port 15 IVCMP0 MUX00 to MUX03, # 1.5 Block Diagram # 1.5.1 80-pin products ## 1.5.2 100-pin products # 1.6 Outline of Functions ## [80-pin, 100-pin products] (1/2) | | Itom | 80-pin | 100-pin | | | | |-------------------------------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--|--|--| | | Item | R5F11MMx (x = D to F) | R5F11MPx (x = E to G) | | | | | Code flash memory | (KB) | 48 to 96 | 64 to 128 | | | | | Data flash memory | (KB) | 8 | 8 | | | | | RAM (KB) | | 5.5 | 5.5 | | | | | Memory space | | 1 MB | | | | | | Main system clock High-speed system clock | | X1 (crystal/ceramic) oscillation, external main syst 1 to 20 MHz: VDD = 2.7 to 3.6 V, 1 to 8 MHz: VDD | , , , | | | | | | High-speed on-chip oscillator clock | HS (high-speed main) operation mode: 1 to 24 MHHS (high-speed main) operation mode: 1 to 16 MHLS (low-speed main) operation mode: 1 to 8 MHz | Hz (VDD = 2.4 to 3.6 V), | | | | | Subsystem clock | · | XT1 (crystal) oscillation, external subsystem clock 32.768 kHz (TYP.): V <sub>DD</sub> = 1.8 to 3.6 V | input (EXCLKS) | | | | | Low-speed on-chip | oscillator clock | 15 kHz (TYP.): V <sub>DD</sub> = 1.8 to 3.6 V | | | | | | General-purpose re | gister | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 banks | ) | | | | | Minimum instruction | n execution time | 0.04167 μs (High-speed on-chip oscillator clock: fносо = fiн = 24 MHz operation) | | | | | | | | 0.05 μs (High-speed system clock: f <sub>MX</sub> = 20 MHz operation) | | | | | | | | 30.5 μs (Subsystem clock: fsuв = 32.768 kHz operation) | | | | | | Instruction set | | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), D</li> <li>Multiplication and Accumulation (16 bits × 16 bits</li> <li>Rotate, barrel shift, and bit manipulation (Set, re</li> </ul> | vivision (16 bits ÷ 16 bits, 32 bits ÷ 32 bits) s + 32 bits) | | | | | I/O port | Total | 59 | 79 | | | | | | CMOS I/O | 52 | 71 | | | | | | CMOS input | 5 | 5 | | | | | | CMOS output | 0 | 1 | | | | | | N-ch open-drain I/O (6 V tolerance) | 2 | 2 | | | | | Timer | 16-bit timer TAU | 8 channels (Timer outputs: 8, PWM outputs: 7 Note | 3) | | | | | | 8-bit or 16-bit interval timer | 2 channels (8 bits) / 1 channel (16 bits) | | | | | | Watchdog timer | | 1 channel | | | | | | | 12-bit interval timer | 1 channel | | | | | | | Real-time clock 2 | 1 channel | | | | | | | RTC output | 1 1 Hz (subsystem clock: fsub = 32.768 kHz) | | | | | **Note** The number of outputs varies, depending on the setting of channels in use and the number of the master. (2/2) | | | | | (2/2) | | | | |------------------------|-------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--|--| | | | Item | 80-pin | 100-pin | | | | | | | item | R5F11MMx (x = D to F) | R5F11MPx (x = E to G) | | | | | Clock output/b | buzzer oı | ıtput | 2 | 2 | | | | | | | | <ul> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 M</li> <li>(Main system clock: f<sub>MAIN</sub> = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 k</li> <li>(Subsystem clock: f<sub>SUB</sub> = 32.768 kHz operation)</li> </ul> | Hz, 8.192 kHz, 16.384 kHz, 32.768 kHz | | | | | 12-bit resoluti | ion A/D c | onverter | 10 channels | 14 channels | | | | | 12-bit resoluti | ion D/A c | onverter | 2 channels | 2 channels | | | | | VREFOUT (ve | oltage ref | erence) | 2.5 V/2.048 \ | //1.8 V/1.5 V | | | | | Operational a | mplifier | | 3 channels | 3 channels | | | | | AN | MPnO wit | h analog MUX switch | 2 channels (2 in-out/channel) | 2 channels (4 in-out/channel) | | | | | Comparator | | | 1 channel | 1 channel | | | | | Serial interfac | ce | | <ul> <li>CSI (SPI supported): 1 channel/UART (LIN-bus</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C:</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C:</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C:</li> </ul> | 1 channel 1 channel | | | | | | | I <sup>2</sup> C bus | 1 channel | 1 channel | | | | | LCD controlle | er/driver | | Internal voltage boosting method, capacitor split method, and external resistance division method are switchable. | | | | | | Se | egment si | gnal output | 32 (28) Note 1 | 45 (41) Note 1 | | | | | Co | ommon si | gnal output | 4 (8) Note 1 | | | | | | Data transfer | controlle | r (DTC) | 30 sources | 30 sources | | | | | Event link cor | ntroller (E | LC) | Event input: 22, Event trigger output: 8 | Event input: 22, Event trigger output: 8 | | | | | Vectored inter | rrupt | Internal | 31 | 31 | | | | | sources | | External | 9 | 9 | | | | | Key interrupt | | | 8 | 8 | | | | | Reset | | | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note Internal reset by RAM parity error Internal reset by illegal-memory access | te 2 | | | | | Power-on-reset circuit | | | Power-on-reset: 1.51 ±0.04 V Power-down-reset: 1.50 ±0.04 V | | | | | | Voltage detec | ctor | | Rising edge: 1.88 V to 3.13 V (10 stages) Falling edge: 1.84 V to 3.06 V (10 stages) | | | | | | On-chip debu | ıg functioi | า | Provided | | | | | | Power supply | voltage | | V <sub>DD</sub> = 1.8 to 3.6 V | | | | | | Operating am | nbient tem | perature | T <sub>A</sub> = -40 to +85 °C (A: Consumer applications) | | | | | - Note 1. The number in parentheses indicates the number of signal outputs when 8 coms are used. - Note 2. The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not is issued by emulation with the in-circuit emulator or on-chip debug emulator. # 2. ELECTRICAL SPECIFICATIONS (A: TA = -40 to +85 °C) This chapter describes the electrical specifications for the products A: Consumer applications (TA = -40 to +85 °C). - Caution 1. The RL78 microcontroller has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used. - Caution 2. The pins mounted depend on the product. Refer to 2.1 Port Function to 2.2.1 With functions for each product in the RL78/L1A User's Manual. # 2.1 Absolute Maximum Ratings ## Absolute Maximum Ratings (TA = 25°C) (1/3) | Parameter | Symbols | Conditions | Ratings | Unit | |------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------| | Supply voltage | Vdd | | -0.5 to +6.5 | V | | | AVDD | AVDD ≤ VDD | -0.5 to +4.6 | V | | REGC pin input voltage | VIREGC | REGC | -0.3 to +2.8<br>and -0.3 to V <sub>DD</sub> + 0.3 Note 1 | V | | Input voltage | VI1 | P00 to P07, P11 to P17, P30 to P37, P40 to P44, P50 to P57, P70 to P77, P80, P81, P125 to P127, P137, EXCLK, EXCLKS, RESET | -0.3 to V <sub>DD</sub> + 0.3 Note 2 | V | | | VI2 | P60, P61 (N-ch open-drain) | -0.3 to +6.5 | V | | | VI4 | IVCMP0 | -0.7 to V <sub>DD</sub> + 0.7 | V | | | V <sub>15</sub> | P20, P21, P23 to P27, P100, P101, P103 to P107, P140 to P143, P150, P152 to P154 | -0.3 to AV <sub>DD</sub> + 0.3 Note 3 | V | | Output voltage | Vo1 | P00 to P07, P11 to P17, P30 to P37, P40 to P44, P50 to P57, P60, P61, P70 to P77, P80, P81, P125 to P127,P130 | -0.3 to V <sub>DD</sub> + 0.3 Note 2 | V | | | V02 | P20, P21, P23 to P27, P100, P101, P103 to P107, P140 to P143, P150, P152 to P154 | -0.3 to AV <sub>DD</sub> + 0.3 Note 3 | V | | Analog input voltage | VAI1 | ANI0 to ANI13 | -0.3 to AVDD + 0.3<br>and AVREF(+) + 0.3 Notes 2, 4 | V | - Note 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1 $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it. - Note 2. Must be 6.5 V or lower. - Note 3. Must be 4.6 V or lower. - **Note 4.** Do not exceed AVREF(+) + 0.3 V in case of A/D conversion target pin. - Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - **Remark 2.** AVREF (+): + side reference voltage of the A/D converter. - Remark 3. Vss: Reference voltage ## Absolute Maximum Ratings (TA = 25°C) (2/3) | Parameter | Symbols | | Conditions | Ratings | Unit | | |-------------|---------|--------------------------------------------|-------------------------------------|--------------------------------------|------|--| | LCD voltage | VLI1 | V <sub>L1</sub> input voltage <sup>N</sup> | Note 1 | -0.3 to +2.8 | ٧ | | | | VLI2 | VL2 input voltage N | Note 1 | -0.3 to +6.5 | V | | | | VLI3 | VL3 input voltage | Note 1 | -0.3 to +6.5 | V | | | | VLI4 | V <sub>L4</sub> input voltage <sup>N</sup> | Note 1 | -0.3 to +6.5 | V | | | | VLI5 | CAPL, CAPH inpu | t voltage <sup>Note 1</sup> | -0.3 to +6.5 | V | | | | VLO1 | V <sub>L1</sub> output voltage | utput voltage -0.3 to +2.8 | | | | | | VLO2 | VL2 output voltage | | -0.3 to +6.5 | V | | | | VLO3 | VL3 output voltage | | -0.3 to +6.5 | V | | | | VLO4 | V <sub>L</sub> 4 output voltage | | -0.3 to +6.5 | V | | | | VLO5 | CAPL, CAPH outp | out voltage | -0.3 to +6.5 | V | | | | VLO6 | COM0 to COM7 | External resistance division method | -0.3 to V <sub>DD</sub> + 0.3 Note 2 | V | | | | | SEG0 to SEG44 | Capacitor split method | -0.3 to V <sub>DD</sub> + 0.3 Note 2 | V | | | | | output voltage | Internal voltage boosting method | -0.3 to VLI4 + 0.3 Note 2 | V | | - Note 1. This value only indicates the absolute maximum ratings when applying voltage to the $V_{L1}$ , $V_{L2}$ , $V_{L3}$ , and $V_{L4}$ pins; it does not mean that applying voltage to these pins is recommended. When using the internal voltage boosting method or capacitance split method, connect these pins to Vss via a capacitor $(0.47 \pm 30\%)$ and connect a capacitor $(0.47 \pm 30\%)$ between the CAPL and CAPH pins. - Note 2. Must be 6.5 V or lower. ### Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. ## Absolute Maximum Ratings (TA = 25°C) (3/3) | Parameter | Symbols | | Conditions | Ratings | Unit | |------------------------|---------|-------------------|----------------------------------------------------------------------------------------------------|-------------|------| | Output current, high | Іон1 | Per pin | | -40 | mA | | | | Total of all | P40 to P44 | -70 | mA | | | | pins<br>-170 mA | P00 to P07, P11 to P17, P30 to P37, P50 to P57, P70 to P77, P80, P81, P125 to P127, P130 | -100 | mA | | | Іон2 | Per pin | P20, P21, P23 to P27, P100, P101, P103 to P107, | -0.1 | mA | | | | Total of all pins | P140 to P143, P150, P152 to P154 | -1.6 Note | mA | | Output current, low | To | Per pin | | 40 | mA | | | | Total of all | P40 to P44 | 70 | mA | | | | pins<br>170 mA | P00 to P07, P11 to P17, P30 to P37, P50 to P57, P60, P61, P70 to P77, P80, P81, P125 to P127, P130 | 100 | mA | | | IOL2 | Per pin | P20, P21, P23 to P27, P100, P101, P103 to P107, | 0.4 | mA | | | | Total of all pins | P140 to P143, P150, P152 to P154 | 6.4 Note | mA | | Operating ambient tem- | TA | In normal o | pperation mode | -40 to +85 | °C | | perature | | In flash me | mory programming mode | | | | Storage temperature | Tstg | | | -65 to +150 | °C | Note Do not exceed the rated values when outputting the current simultaneously 16 pins at maximum. Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. ## 2.2 Oscillator Characteristics ## 2.2.1 X1 and XT1 oscillator characteristics $(TA = -40 \text{ to } +85 \text{ °C}, 1.8 \text{ V} \le \text{VDD} \le 3.6 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Resonator | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------|-------------------------------------|-----------------------------------------------------|------|--------|------|------| | X1 clock oscillation frequency (fx) | Ceramic resonator/crystal resonator | $2.7~V \leq V_{DD} \leq 3.6~V$ | 1.0 | | 20.0 | MHz | | Note | | $2.4 \text{ V} \le \text{V}_{DD} \le 2.7 \text{ V}$ | 1.0 | | 16.0 | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.4 V | 1.0 | | 8.0 | | | XT1 clock oscillation frequency (fxT) Note | Crystal resonator | | 32 | 32.768 | 35 | kHz | Note Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time. Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. Remark When using the X1 and XT1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/L1A User's Manual. # 2.2.2 On-chip oscillator characteristics (Ta = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Oscillators | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------|--------------------------------|------|------|------|------| | High-speed on-chip oscillator clock fre- | fносо | $2.7 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V}$ | | 1 | | 24 | MHz | | quency Notes 1, 2 | | $2.4 \text{ V} \le \text{Vdd} \le 3.6 \text{ V}$<br>$1.8 \text{ V} \le \text{Vdd} \le 3.6 \text{ V}$ | | 1 | | 16 | MHz | | | | | | 1 | | 8 | MHz | | High-speed on-chip oscillator clock fre- | | -20 to +85°C | $1.8~V \leq V_{DD} \leq 3.6~V$ | -1.0 | | +1.0 | % | | quency accuracy | | -40 to -20°C | $1.8~V \leq V_{DD} \leq 3.6~V$ | -1.5 | | +1.5 | % | | Low-speed on-chip oscillator clock fre- | fı∟ | | | | 15 | | kHz | | quency | | | | | | | | | Low-speed on-chip oscillator clock frequency accuracy | | | | -15 | | +15 | % | **Note 1.** High-speed on-chip oscillator frequency is selected with bits 0 to 4 of the option byte (000C2H/010C2H) and bits 0 to 2 of the HOCODIV register. Note 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time. ## 2.3 DC Characteristics ## 2.3.1 Pin characteristics (TA = -40 to +85 °C, 1.8 $V \le AVDD \le VDD \le 3.6 V$ , AVss = Vss = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|------|-----------------|------| | Output current, high Note 1 | Іон1 | Per pin for P00 to P07, P11 to P17,<br>P30 to P37, P40 to P44, P50 to P57,<br>P70 to P77, P80, P81, P125 to P127,<br>P130 | | | | -10.0<br>Note 2 | mA | | | | Total of P00 to P07, P11 to P17,<br>P30 to P37, P40 to P44, P50 to P57, | $2.7 \text{ V} \le \text{AVDD} \le \text{VDD}$ $\le 3.6 \text{ V}$ | | | -15.0 | mA | | | | P70 to P77, P80, P81, P125 to P127,<br>P130<br>(When duty = 70% Note 3) | 1.8 V ≤ AVDD ≤ VDD < 2.7 V | | | -7.0 | mA | | | Іон2 | Per pin for P20, P21, P23 to P27, P100, P101, P103 to P107, P140 to P143, P150, P152 to P154 | $1.8 \text{ V} \le \text{AVDD} \le \text{VDD}$ $\le 3.6 \text{ V}$ | | | -0.1<br>Note 2 | mA | | | | Total of P20, P21, P23 to P27, P100, P101, P103 to P107, P140 to P143, P150, P152 to P154 (When duty = 70% Note 3) | $1.8 \text{ V} \le \text{AVDD} \le \text{VDD}$ $\le 3.6 \text{ V}$ | | | -1.6 | mA | - **Note 1.** Value of current at which the device operation is guaranteed even if the current flows from the VDD pin(IOH1), AVDD pin(IOH2) to an output pin. - Note 2. However, do not exceed the total current value. - **Note 3.** Specification under conditions where the duty factor is 70%. The output current value that has changed the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = $(IOH \times 0.7)/(n \times 0.01)$ - <Example> Where n = 50% and IoH = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(50 \times 0.01)$ = -14.0 mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. Caution P00-P02, P11, P12, P14, P35-P37, P40, P41, P43, P44, P80, P81 do not output high level in N-ch open-drain mode. (TA = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, AVSS = VSS = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|------|----------------|------| | Output current, low Note 1 | IOL1 | Per pin for P00 to P07, P11 to P17,<br>P30 to P37, P40 to P44, P50 to P57,<br>P70 to P77, P80, P81, P125 to P127,<br>P130 | | | | 20.0<br>Note 2 | mA | | | | Per pin for P60 and P61 | | | | 15.0<br>Note 2 | mA | | | | Total of P40 to P44<br>(When duty = 70% Note 3) | $2.7 \text{ V} \le \text{AVDD} \le \text{VDD}$<br>$\le 3.6 \text{ V}$ | | | 15.0 | mA | | | | 1.8 V ≤ AVDD ≤ VDD < 2.7 V | | | 9.0 | mA | | | | | Total of P00 to P07, P11 to P17, P30 to P37, P50 to P57, P60, P61, | $2.7 \text{ V} \le \text{AVDD} \le \text{VDD}$<br>$\le 3.6 \text{ V}$ | | | 35.0 | mA | | | | P70 to P77, P80, P81, P125 to P127,<br>P130<br>(When duty = 70% Note 3) | 1.8 V ≤ AVDD ≤ VDD < 2.7 V | | | 20.0 | mA | | | | Total of all pins<br>(When duty = 70% Note 3) | | | | 50.0 | mA | | | lol2 | Per pin for P20, P21, P23 to P27,<br>P100, P101, P103 to P107, P140 to<br>P143, P150, P152 to P154 | $1.8 \text{ V} \leq \text{AVDD} \leq \text{VDD}$ $\leq 3.6 \text{ V}$ | | | 0.4<br>Note 2 | mA | | | | Total of P20, P21, P23 to P27, P100, P101, P103 to P107, P140 to P143, P150, P152 to P154 (When duty = 70% Note 3) | 1.8 V ≤ AVDD ≤ VDD<br>≤ 3.6 V | | | 6.4 | mA | - Note 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the VSS pin (IOL1), AVSS pin (IOL2). - Note 2. However, do not exceed the total current value. - **Note 3.** Specification under conditions where the duty factor is 70%. The output current value that has changed the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). - Total output current of pins = (IoL $\times$ 0.7)/(n $\times$ 0.01) - <Example> Where n = 50% and IoL = 10.0 mA Total output current of pins = $(10.0 \times 0.7)/(50 \times 0.01)$ = 14.0 mA However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. (Ta = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, AVss = Vss = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------------|--------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------|------|----------|------| | Input voltage, high | VIH1 | Port P00 to P07, P11 to P17, P30 to P37, P40 to P44, P50 to P57, P70 to P77, P80 to P81, P125 to P127 | Normal input buffer | 0.8 VDD | | VDD | V | | | VIH2 | For TTL mode supported ports | TTL input buffer $3.3 \text{ V} \le \text{VDD} \le 3.6 \text{ V}$ | 2.0 | | VDD | V | | | | | TTL input buffer 1.8 V ≤ V <sub>DD</sub> < 3.3 V | 1.50 | | VDD | V | | | VIH3 | P20, P21, P23 to P27, P100, P101, P10<br>P143, P150, P152 to P154 | 3 to P107, P140 to | 0.7 AVDD | | AVDD | ٧ | | | VIH4 | P60, P61 | | 0.7 VDD | | 6.0 | V | | | VIH5 | P121 to P124, P137, EXCLK, EXCLKS, | RESET | 0.8 VDD | | VDD | ٧ | | Input voltage, low | VIL1 | Port P00 to P07, P11 to P17, P30 to P37, P40 to P44, P50 to P57, P70 to P77, P80 to P81, P125 to P127 | Normal input buffer | 0 | | 0.2 VDD | V | | | VIL2 | For TTL mode supported ports | TTL input buffer $3.3 \text{ V} \leq \text{VDD} \leq 3.6 \text{ V}$ | 0 | | 0.5 | V | | | | | TTL input buffer 1.8 V ≤ V <sub>DD</sub> < 3.3 V | 0 | | 0.32 | V | | | VIL3 | P20, P21, P23 to P27, P100, P101, P10<br>P143, P150, P152 to P154 | 3 to P107, P140 to | 0 | | 0.3 AVDD | V | | | VIL4 | P60, P61 | | 0 | | 0.3 VDD | V | | | VIL5 | P121 to P124, P137, EXCLK, EXCLKS, | RESET | 0 | | 0.2 VDD | V | Caution The maximum value of Vih of pins P00 to P02, P11, P12, P14, P35 to P37, P40, P41. P43, P44, P80, P81 is VDD, even in the N-ch open-drain mode. (Ta = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, AVss = Vss = 0 V) | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |-----------------------|--------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|------|------| | Output voltage, high | Vон1 | P00 to P07, P11 to P17, P30 to P37,<br>P40 to P44, P50 to P57, P70 to P77,<br>P80, P81, P125 to P127, P130 | $2.7 \text{ V} \le \text{AVDD} \le \text{VDD}$<br>$\le 3.6 \text{ V},$<br>IOH = -2.0 mA | VDD - 0.6 | | | V | | | | | $\begin{array}{l} 1.8 \text{ V} \leq \text{AVDD} \leq \text{VDD} \\ \leq 3.6 \text{ V}, \\ \text{IOH = -1.5 mA} \end{array}$ | VDD - 0.5 | | | V | | | VOH2 | P20, P21, P23 to P27, P100, P101, P103 to P107, P140 to P143, P150, P152 to P154 | $\begin{array}{l} 1.8 \text{ V} \leq \text{AVDD} \leq \text{VDD} \\ \leq 3.6 \text{ V}, \\ \text{IOH} = \text{-}100 \mu\text{A} \end{array}$ | AVDD - 0.5 | | | V | | Output voltage, low \ | Vol1 | P00 to P07, P11 to P17, P30 to P37,<br>P40 to P44, P50 to P57, P70 to P77,<br>P80, P81, P125 to P127, P130 | $2.7 \text{ V} \le \text{AVDD} \le \text{VDD}$<br>$\le 3.6 \text{ V},$<br>IoL = 3.0 mA | | | 0.6 | V | | | | | $2.7 \text{ V} \leq \text{AVDD} \leq \text{VDD}$ $\leq 3.6 \text{ V},$ $\text{IoL} = 1.5 \text{ mA}$ | | | 0.4 | V | | | | | $1.8 \text{ V} \leq \text{AVDD} \leq \text{VDD}$ $\leq 3.6 \text{ V},$ $\text{IoL} = 0.6 \text{ mA}$ | | | 0.4 | V | | | VOL2 | P20, P21, P23 to P27, P100, P101,<br>P103 to P107, P140 to P143, P150,<br>P152 to P154 | $\begin{array}{l} 1.8 \ V \leq AVDD \ \leq VDD \\ \leq 3.6 \ V, \\ IoL = 400 \ \mu A \end{array}$ | | | 0.4 | V | | | Vol3 | P60, P61 | $2.7 \text{ V} \le \text{AVDD} \le \text{VDD}$<br>$\le 3.6 \text{ V},$<br>IoL = 3.0 mA | | | 0.4 | V | | | | | $1.8 \text{ V} \le \text{AVDD} \le \text{VDD}$ $\le 3.6 \text{ V},$ $\text{IoL} = 2.0 \text{ mA}$ | | | 0.4 | V | Caution P00 to P02, P11, P12, P14, P35 to P37, P40, P41. P43, P44, P80, P81 do not output high level in N-ch open-drain mode. (Ta = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, AVss = Vss = 0 V) | Items | Symbol | Conditio | ns | | MIN. | TYP. | MAX. | Unit | |-----------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------------------------------|------|------|------|------| | Input leakage current, high | ILIH1 | P00 to P07, P11 to P17, P30 to P37,<br>P40 to P44, P50 to P57, P60, P61,<br>P70 to P77, P80, P81, P125 to P127,<br>P137,_RESET | VI = VDD | | | | 1 | μА | | | Ішн3 | P121 to P124 (X1, X2, EXCLK, XT1, XT2, EXCLKS) | VI = VDD | In input port or exter-<br>nal clock input | | | 1 | μА | | | | | | In resonator connection | | | 10 | μА | | | ILIH4 | P20, P21, P23 to P27, P100, P101,<br>P103 to P107, P140 to P143, P150,<br>P152 to P154 | VI = AVDE | | | | 1 | μА | | Input leakage current, low | ILIL1 | P00 to P07, P11 to P17, P30 to P37,<br>P40 to P44, P50 to P57, P60, P61,<br>P70 to P77, P80, P81, P125 to P127,<br>P137,_RESET | VI = VSS | | | | -1 | μА | | | ILIL3 | P121 to P124 (X1, X2, EXCLK, XT1, XT2, EXCLKS) | VI = VSS | In input port or exter-<br>nal clock input | | | -1 | μА | | | | | | In resonator connection | | | -10 | μА | | | ILIL4 | P20, P21, P23 to P27, P100, P101,<br>P103 to P107, P140 to P143, P150,<br>P152 to P154 | VI = AVSS | S | | | -1 | μА | | On-chip pull-up | Ru1 | P00 to P07, P11 to P17, P30 to P37, | Vı = Vss | $2.4~V \leq V_{DD} \leq 3.6~V$ | 10 | 20 | 100 | kΩ | | resistance | | P50 to P57, P70 to P77, P80, P81,<br>P125 to P127 | | $1.8 \text{ V} \le \text{V}_{DD} \le 2.4 \text{ V}$ | 10 | 30 | 100 | | | | Ru2 | P40 to P44 | Vı = Vss | | 10 | 20 | 100 | kΩ | # 2.3.2 Supply current characteristics (Ta = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) (1/2) | Parameter | Symbol | | Conditions | | | | | TYP. | MAX. | Unit | |-------------|--------|---------------------------------|--------------------------------------------|--------------------------------------------------------------|---------------------------------|-------------------------|-------------------|------|--------|--------| | Supply cur- | IDD1 | Operating | HS | fih = 24 MHz Note 3 | Basic | V <sub>DD</sub> = 3.6 V | | 1.7 | | mA | | rent Note 1 | | mode | (high-speed main) | | operation | V <sub>DD</sub> = 3.0 V | | 1.7 | | | | | | | mode Note 5 | | Normal | V <sub>DD</sub> = 3.6 V | | 3.6 | 6.1 | | | | | | | | operation | V <sub>DD</sub> = 3.0 V | | 3.6 | 6.1 | | | | | | | fih = 16 MHz Note 3 | Normal | V <sub>DD</sub> = 3.6 V | | 2.7 | 4.7 | | | | | | LS f <sub>IH</sub> = 8 MHz Note 3 Normal V | V <sub>DD</sub> = 3.0 V | | 2.7 | 4.7 | | | | | | | | | fih = 8 MHz Note 3 | Normal | V <sub>DD</sub> = 3.6 V | | 1.2 | 2.1 | mA | | | | (low-speed main)<br>mode Note 5 | | operation | V <sub>DD</sub> = 3.0 V | | 1.2 | 2.1 | | | | | | | HS | f <sub>MX</sub> = 20 MHz Note 2, | Normal | Square wave input | | 3.0 | 5.1 | mA | | | | | (high-speed main)<br>mode Note 5 | V <sub>DD</sub> = 3.6 V | operation | Resonator connection | | 3.2 | 5.2 | | | | | | | f <sub>MX</sub> = 20 MHz Note 2, | Normal | Square wave input | | 2.9 | 5.1 | | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 3.2 | 5.2 | | | | | | fmx = 16 MHz Note 2, | Normal | Square wave input | | 2.5 | 4.4 | -<br>- | | | | | | V <sub>DD</sub> = 3.6 V | operation | Resonator connection | | 2.7 | 4.5 | | | | | | | | fmx = 16 MHz Note 2, | Normal | Square wave input | | 2.5 | 4.4 | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 2.7 | 4.5 | | | | | | | | f <sub>MX</sub> = 10 MHz <sup>Note 2</sup> , Normal | Square wave input | | 1.9 | 3.0 | | | | | | | | V <sub>DD</sub> = 3.6 V | operation | Resonator connection | | 1.9 | 3.0 | | | | | | | fmx = 10 MHz Note 2,<br>VDD = 3.0 V | Normal operation | Square wave input | | 1.9 | 3.0 | -<br>- | | | | | | | | Resonator connection | | 1.9 | 3.0 | | | | | | LS | f <sub>MX</sub> = 8 MHz Note 2, Normal VDD = 3.6 V operation | Square wave input | | 1.1 | 2.0 | mA | | | | | | (low-speed main) | | operation | Resonator connection | | 1.1 | 2.0 | | | | | | | mode Note 5 | f <sub>MX</sub> = 8 MHz Note 2. | Normal | Square wave input | | 1.1 | 2.0 | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 1.1 | 2.0 | | | | | | Subsystem clock | fsuB = 32.768 kHz Note 4 | Normal Square wave input | | | 4.0 | 5.4 | μА | | | | | operation | TA = -40°C | operation | Resonator connection | | 4.3 | 5.4 | | | | | | | fsuB = 32.768 kHz <sup>Note 4</sup> | Normal | Square wave input | | 4.0 | 5.4 | | | | | | | T <sub>A</sub> = +25°C | operation | Resonator connection | | 4.3 | 5.4 | | | | | | fsuB = 32.768 kHzNote 4 | Normal | Square wave input | | 4.1 | 7.1 | | | | | | | T <sub>A</sub> = +50°C | operation | Resonator connection | | 4.4 | 7.1 | | | | | | | | fsuB = 32.768 kHz <sup>Note 4</sup> | Normal | Square wave input | | 4.3 | 8.7 | | | | | | | | operation | Resonator connection | | 4.7 | 8.7 | | | | | | | fsuB = 32.768 kHz <sup>Note 4</sup> | Normal | Square wave input | | 4.7 | 12.0 | | | | | | | TA = +85°C | operation | Resonator connection | | 5.2 | 12.0 | | (Notes and Remarks are listed on the next page.) - Note 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD, or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the LCD controller/driver, A/D converter, D/A converter, rail to rail OPA(with analog MUX), General-purpose OPA, voltage reference, low-resistance switch, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 3. When high-speed system clock and subsystem clock are stopped. - **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the real-time clock 2, 12-bit interval timer, 8-bit interval timer, and watchdog timer. - Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{VDD} \le 3.6 \text{ V} \text{@} 1 \text{ MHz}$ to 24 MHz $2.4 \text{ V} \le \text{Vdd} \le 3.6 \text{ V@1 MHz to 16 MHz}$ LS (low-speed main) mode: $1.8 \text{ V} \le \text{VDD} \le 3.6 \text{ V@1 MHz}$ to 8 MHz - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fin: Frequency when the high-speed on-chip oscillator (24 MHz max.) - Remark 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C # (Ta = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) (2/2) | Parameter | Symbol | Conditions | | | | MIN. | TYP. | MAX. | Unit | |-------------|------------------|---------------------|----------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------------------------------------------------|----------| | Supply cur- | I <sub>DD2</sub> | HALT mode | HS (high-speed main) | fiH = 24 MHz Note 4 | V <sub>DD</sub> = 3.6 V | | 0.42 | 1.83 | mA | | rent | Note 2 | | mode Note 7 | | V <sub>DD</sub> = 3.0 V | | 0.42 | 1.83 | | | Note 1 | | | | fiн = 16 MHz Note 4 | V <sub>DD</sub> = 5.0 V | | 0.39 | 1.38 | | | | | | | | V <sub>DD</sub> = 3.0 V | | 0.39 | 1.38 | | | | | | LS (low-speed main) | fiH = 8 MHz Note 4 | V <sub>DD</sub> = 3.0 V | | 0.25 | 0.71 | mA mA μA | | | | | mode Note 7 | | V <sub>DD</sub> = 2.0 V | | 0.25 | 0.71 | | | | | | | f <sub>MX</sub> = 20 MHz Note 3, | Square wave input | | 0.26 | 1.55 | mA | | | | | mode Note 7 | V <sub>DD</sub> = 3.6 V | Resonator connection | | 0.4 | 1.68 | | | | | | | fmx = 20 MHz Note 3, | Square wave input | | 0.25 | 1.55 | | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.4 | 1.68 | | | | | | | fmx = 16 MHz Note 3, | Square wave input | | 0.23 | 1.22 | | | | | | | V <sub>DD</sub> = 3.6 V | Resonator connection | | 0.36 | 1.39 | | | | | | f <sub>MX</sub> = 16 MHz Note 3, | Square wave input | | 0.22 | 1.22 | | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.35 | 1.39 | | | | | | | | fmx = 10 MHz Note 3, | Square wave input | | 0.18 | | | | | | | | V <sub>DD</sub> = 3.0 V | Resonator connection Square wave input | | | 0.90 | | | | | | | f <sub>MX</sub> = 10 MHz Note 3, | Square wave input | | 0.18 | 0.81 | | | | | | V <sub>DD</sub> = 2.0 V | Resonator connection | | 0.28 | 0.89 | mA | | | | | LS (low-speed main) | f <sub>MX</sub> = 8 MHz Note 3, | Square wave input | | 0.09 | 0.51 | mA | | | | | | mode Note 7 | V <sub>DD</sub> = 3.0 V | Resonator connection | | 0.15 | 0.56 | | | | | | | fmx = 8 MHz Note 3, | Square wave input | | 0.10 | 0.52 | | | | | | | V <sub>DD</sub> = 2.0 V | Resonator connection | | 0.15 | 0.57 | | | | | | Subsystem clock | fsuB = 32.768 kHz Note 5 | Square wave input | | 0.32 | 0.75 | μА | | | | | operation | TA = -40°C | Resonator connection | | 0.51 | 0.83 | | | | | | | fsuB = 32.768 kHz Note 5 | Square wave input | | 0.41 | 0.83 | | | | | | | T <sub>A</sub> = +25°C | Resonator connection | | 0.62 | 1.00 | | | | | | | fsuB = 32.768 kHz Note 5 | Square wave input | | 0.52 | 1.17 | | | | | | | T <sub>A</sub> = +50°C | Resonator connection | | 0.75 | 0.57<br>0.75<br>0.83<br>0.83<br>1.00<br>1.17<br>1.36 | | | | | | | fsuB = 32.768 kHz Note 5 | Square wave input | | 0.82 | 1.97 | | | | | | | T <sub>A</sub> = +70°C | Resonator connection | | 1.08 | 2.16 | | | | | | fsuB = 32.768 kHz Note 5 | Square wave input | | 1.38 | 3.37 | | | | | | | TA = +85°C | Resonator connection | | 1.62 | 3.56 | | | | | | STOP mode | T <sub>A</sub> = -40°C | | | | 0.16 | 0.51 | μА | | | Note 6 | Note 8 | T <sub>A</sub> = +25°C | | | | 0.22 | 0.51 | | | | | | T <sub>A</sub> = +50°C | | | 0.27 | 1.10 | 1 | | | | | | T <sub>A</sub> = +70°C | | | | 0.37 | 1.90 | | | | | | T <sub>A</sub> = +85°C | | | | 0.6 | 3.30 | | (Notes and Remarks are listed on the next page.) - Note 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the LCD controller/driver, A/D converter, D/A converter, ail to rail OPA(with analog MUX), General-purpose OPA, voltage reference, low-resistance switch, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. During HALT instruction execution by flash memory. - **Note 3.** When high-speed on-chip oscillator and subsystem clock are stopped. - Note 4. When high-speed system clock and subsystem clock are stopped. - Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the real-time clock 2 is included. However, not including the current flowing into the 12-bit interval timer, 8-bit interval timer, and watchdog timer. - Note 6. Not including the current flowing into the real-time clock 2, 12-bit interval timer, 8-bit interval timer, and watchdog timer. - Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{VDD} \le 3.6 \text{ V} \textcircled{@}1 \text{ MHz}$ to 24 MHz $2.4~V \leq V_{DD} \leq 3.6~V@1~MHz$ to 16 MHz LS (low-speed main) mode: $1.8 \text{ V} \le \text{VDD} \le 3.6 \text{ V@1 MHz}$ to 8 MHz - Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fil: Frequency when the high-speed on-chip oscillator (24 MHz max.) - Remark 3. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 4. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C (Ta = -40 to +85 °C, 1.8 V $\,\leq\,$ AVDD $\leq\,$ VDD $\leq\,$ 3.6 V, Vss = 0 V) | Parameter | Symbol | | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------------|------------------------------------------------------------------------|------|--------------|------|----------| | Low-speed on-chip oscillator operating current | I <sub>FIL</sub> Note 1 | | | | 0.20 | | μА | | RTC2 operating current | IRTC<br>Notes 1, 3 | fsuB = 32.768 kHz | | | 0.02 | | μА | | 12-bit interval timer operating current | ITMKA<br>Notes 1, 2, 4 | fsuB = 32.768 kHz | | | 0.02 | | μА | | 8-bit interval timer operating current | ITMRT<br>Notes 1, 20 | fsuB = 32.768 kHz | 8-bit counter mode × 2-channel operation 16-bit counter mode operation | | 0.12<br>0.10 | | μA<br>μA | | Watchdog timer operating current | IWDT<br>Notes 1, 5 | fı∟ = 15 kHz | , | | 0.22 | | μА | | A/D converter operating current | IADC<br>Notes 6, 7 | AV <sub>DD</sub> = 3.0 V, when | n conversion at maximum speed | | 0.7 | 1.7 | mA | | A/D converter | I <sub>AVREF</sub> Note 8 | AVDD = 3.0 V, H | VSEL[1:0] = 00B Note 7 | | 40 | 80 | μА | | AVREF(+) current | AVDD = 3.0 V, HVSEL[1:0] = 01B Note 10 | | | 40 | 80 | | | | Internal reference voltage (1.45 V) current | IADREF<br>Notes 1, 9 | | | | 85 | | μА | | Temperature sensor operating current | ITMPS Note 1 | | | | 85 | | μА | | D/A converter operating current | IDAC<br>Notes 7, 11 | Per D/A converter channel | | | 0.4 | 0.8 | mA | | D/A converter<br>AVREF(+) current | IDAREF<br>Note 10 | AVREFP = 3.0 V, REF[2:0] = 110B, Per channel | | | 35 | 80 | μА | | Comparator oper- | Ісмр | V <sub>DD</sub> = 3.6 V, | Window mode | | 7.0 | | μΑ | | ating current | Notes 1, 12 | Regulator output voltage = 2.1 V | Comparator high-speed mode | | 2.6 | | μА | | | | | Comparator low-speed mode | | 1.2 | | μΑ | | | | V <sub>DD</sub> = 3.6 V,<br>Regulator output | Window mode | | 4.10 | | μА | | | | voltage = 1.8 V | Comparator high-speed mode | | 1.5 | | μΑ | | | | | Comparator low-speed mode | | 0.9 | | μА | | General-purpose<br>operational ampli-<br>fier operating cur-<br>rent<br>(for 1 unit) | IAMP1<br>Notes 7, 19 | AVDD = 3.0 | Low-power consumption mode High-speed mode | | 140 | 280 | μΑ | | Rail to rail opera- | IAMP2 | AV <sub>DD</sub> = 3.0 | Low-power consumption mode | | 10 | 16 | μΑ | | tional amplifier operating current (for 1 unit) | Notes 7, 19 | | High-speed mode | | 210 | 350 | μА | | LVD operating current | ILVI<br>Notes 1, 13 | | , | | 0.06 | | μА | | Self-program-<br>ming operating<br>current | IFSP<br>Notes 1, 14 | | | | 2.0 | 12.2 | mA | | BGO operating current | IBGO<br>Notes 1, 15 | | | | 2.0 | 12.2 | mA | | SNOOZE operat-<br>ing current | ISNOZ Note 1 | CSI/UART operation | on | | 0.70 | 0.84 | mA | | Voltage reference | IVREF | AV <sub>DD</sub> = V <sub>DD</sub> = 3.0 \ | / | | | 40 | μΑ | # (Ta = -40 to +85 °C, 1.8 V $\,\leq\,$ AVDD $\leq\,$ VDD $\leq\,$ 3.6 V, Vss = 0 V) | Parameter | Symbol | | Conditions | | | | | | Unit | |-----------------------|-----------------------|-------------------------------------|-----------------------------------|--------------------------|---------------------------------------------------------------------|--|------|--|------| | LCD operating current | ILCD1<br>Notes 17, 18 | External resistance division method | fLCD = fsuB<br>LCD clock = 128 Hz | 1/3 bias<br>4-time slice | V <sub>DD</sub> = 3.6 V,<br>V <sub>L4</sub> = 3.6 V | | 0.14 | | μΑ | | | ILCD2<br>Note 17 | Internal voltage boosting method | fLCD = fSUB<br>LCD clock = 128 Hz | 1/3 bias<br>4-time slice | V <sub>DD</sub> = 3.0 V,<br>V <sub>L4</sub> = 3.0 V<br>(VLCD = 04H) | | 0.61 | | μА | | | ILCD3<br>Note 17 | Capacitor split method | fLCD = fSUB<br>LCD clock = 128 Hz | 1/3 bias<br>4-time slice | V <sub>DD</sub> = 3.0 V,<br>V <sub>L4</sub> = 3.0 V | | 0.12 | | μА | (Notes and Remarks are listed on the next page.) - Note 1. Current flowing to VDD. - Note 2. When high speed on-chip oscillator and high-speed system clock are stopped. - Note 3. Current flowing only to the real-time clock 2 (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and IRTC, when the real-time clock 2 operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the real-time clock 2. - Note 4. Current flowing only to the 12-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either IDD1 or IDD2, and ITMKA, when the 12-bit interval timer operates in operation mode or HALT mode. When the low-speed on-chip oscillator is selected, IFIL should be added. IDD2 subsystem clock operation includes the operational current of the 12-bit interval timer. - Note 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates in STOP mode - Note 6. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC, IAVREF, IADREF when the A/D converter operates in an operation mode or the HALT mode. - Note 7. Current flowing to the AVDD. - Note 8. Current flowing from the reference voltage source of A/D converter. - **Note 9.** Operation current flowing to the internal reference voltage. - Note 10. Current flowing to the AVREFP. - Note 11. Current flowing only to the D/A converter. The current value of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IDA when the D/A converter operates in an operation mode or the HALT mode. - Note 12. Current flowing only to the comparator circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ICMP when the comparator circuit operates in the Operating, HALT or STOP mode. - Note 13. Current flowing only to the LVD circuit. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVI when the LVD circuit operates in the Operating, HALT or STOP mode. - Note 14. Current flowing only during self-programming. - Note 15. Current flowing only during data flash rewrite. - Note 16. For shift time to the SNOOZE mode, see 24.3.3 SNOOZE mode in the RL78/L1A User's Manual.RL78 microcontrollers - Note 17. Current flowing only to the LCD controller/driver (VDD pin). The current value of the RL78 microcontrollers is the sum of the LCD operating current (ILCD1, ILCD2 or ILCD3) to the supply current (IDD1, or IDD2) when the LCD controller/driver operates in an operation mode or HALT mode. Not including the current that flows through the LCD panel. - Note 18. Not including the current that flows through the external divider resistor divider resistor. - Note 19. Current flowing only to the operational amplifier. The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IAMP when the operational amplifier operates in the operating mode, HALT mode, or STOP mode. - Note 20. Current flowing only to the 8-bit interval timer (excluding the operating current of the low-speed on-chip oscillator and the XT1 oscillator). The supply current of the RL78 microcontrollers is the sum of the values of either lob1 or lob2, and lit, when the 8-bit interval timer operates in the operating mode or HALT mode. When the low-speed on-chip oscillator is selected, lell should be added. - Remark 1. fil: Low-speed on-chip oscillator clock frequency - Remark 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 3. fclk: CPU/peripheral hardware clock frequency - Remark 4. Temperature condition of the TYP. value is TA = 25°C ## 2.4 AC Characteristics # 2.4.1 Basic operation (Ta = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Items | Symbol | | Conditions | | | | MAX. | Unit | |----------------------------------------------------------|-----------------|---------------|--------------------------|--------------------------------------------------|----------|------|------|------| | Instruction cycle (min- | Tcy | Main system | HS (high-speed main) | $2.7~V \leq V_{DD} \leq 3.6~V$ | 0.0417 | | 1 | μS | | imum instruction exe- | | clock (fmain) | mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 0.0625 | | 1 | μS | | cution time) | | operation | LS (low-speed main) mode | $1.8~\text{V} \leq \text{Vdd} \leq 3.6~\text{V}$ | 0.125 | | 1 | μS | | | | Subsystem clo | ock (fsub) operation | $1.8~V \leq V_{DD} \leq 3.6~V$ | 28.5 | 30.5 | 31.3 | μS | | | | In the self- | HS (high-speed main) | $2.7~\text{V} \leq \text{VDD} \leq 3.6~\text{V}$ | 0.0417 | | 1 | μS | | | | program- | mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 0.0625 | | 1 | μS | | | | ming mode | LS (low-speed main) mode | $1.8~V \leq V_{DD} \leq 3.6~V$ | 0.125 | | 1 | μS | | External main system | fEX | EXCLK | | $2.7~V \leq V_{DD} \leq 3.6~V$ | 0.0625 1 | | | MHz | | clock frequency | | | | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 1.0 | | 16.0 | MHz | | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 1.0 | | 8.0 | MHz | | | fext | EXCLKS | | | 32 | | 35 | kHz | | External main system | texH, | EXCLK | | $2.7~V \leq V_{DD} \leq 3.6~V$ | 24 | | | ns | | clock input high-level | texL | | | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 30 | | | ns | | width, low-level width | | | | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 60 | | | ns | | | texhs,<br>texhs | EXCLKS | | | 13.7 | | | μS | | Timer input<br>high-level width,<br>low-level width | tтін, tтіL | TI00 to TI07 | | | | | | ns | | Timer output fre- | fто | TO00 to | HS (high-speed main) | $2.7~V \leq V_{DD} \leq 3.6~V$ | | | 8 | MHz | | quency | | TO07 | mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | | | 8 | MHz | | | | | LS (low-speed main) mode | $1.8~V \leq V \text{dd} \leq 3.6~V$ | | | 4 | MHz | | Buzzer output fre- | fPCL | PCLBUZ0, | HS (high-speed main) | $2.7 \text{ V} \le \text{VDD} \le 3.6 \text{ V}$ | | | 8 | MHz | | quency | | PCLBUZ1 | mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | | | 8 | MHz | | | | | LS (low-speed main) mode | $1.8~V \leq V_{DD} \leq 3.6~V$ | | | 4 | MHz | | Interrupt input high-<br>level width, low-level<br>width | tinth,<br>tintl | INTP0 to INTF | 77 | 1.8 V ≤ VDD ≤ 3.6 V | 1 | | | μS | | Key interrupt input low-level width | tkr | KR0 to KR7 | | $1.8~V \leq V_{DD} \leq 3.6~V$ | 250 | | | ns | | RESET low-level width | trsL | RESET | | | 10 | | | μS | Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn bit of timer mode register mn (TMRmn). m: Unit number (m = 0), n: Channel number (n = 0 to 7)) Minimum Instruction Execution Time during Main System Clock Operation Tcy vs Vdd (HS (high-speed main) mode) Tcy vs Vdd (LS (low-speed main) mode) ## **AC Timing Test Points** ## External System Clock Timing ## TI/TO Timing ## Interrupt Request Input Timing # Key Interrupt Input Timing # RESET Input Timing # 2.5 Peripheral Functions Characteristics **AC Timing Test Points** # 2.5.1 Serial array unit ### (1) During communication at same potential (UART mode) $(TA = -40 \text{ to } +85 \text{ °C}, 1.8 \text{ V} \le \text{VDD} \le 3.6 \text{ V}, \text{Vss} = 0 \text{ V})$ | Daramatar | Cumbal | Conditions | HS (high-s | peed main) Mode | LS (low-sp | Unit | | |-------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|------------|-----------------|------------|---------------|-------| | Parameter | Symbol | Conditions | MIN. | MAX. | MIN. | MAX. | Offic | | Transfer | | $2.7~V \leq V_{DD} \leq 3.6~V$ | | fmck/6 Note 2 | | fмск/6 | bps | | rate Note 1 | Theoretical value of the maxi-<br>mum transfer rate<br>fMCK = fCLK Note 3 | | 4.0 | | 1.3 | Mbps | | | | | 2.4 V ≤ VDD ≤ 3.6 V | | fMCK/6 Note 2 | | fмcк/6 | bps | | | | Theoretical value of the maxi-<br>mum transfer rate<br>fMCK = fCLK Note 3 | | 2.6 | | 1.3 | Mbps | | | | 1.8 V ≤ VDD ≤ 3.6 V | | _ | | fMCK/6 Note 2 | bps | | | | Theoretical value of the maxi-<br>mum transfer rate<br>fMCK = fCLK Note 3 | | _ | | 1.3 | Mbps | **Note 1.** Transfer rate in the SNOOZE mode is 4800 bps only. **Note 2.** The following conditions are required for low voltage interface. $2.4~\text{V} \leq \text{V}_{\text{DD}} \leq 2.7~\text{V: MAX. } 2.6~\text{Mbps}$ $1.8~V \leq V_{DD} < 2.4~V$ : MAX. 1.3 Mbps Note 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 24 MHz (2.7 V $\leq$ VDD $\leq$ 3.6 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 3.6 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 3.6 V) Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). ## **UART** mode connection diagram (during communication at same potential) ## **UART** mode bit width (during communication at same potential) (reference) Remark 1. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 4, 8) Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) # (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) $(TA = -40 \text{ to } +85 \text{ °C}, 2.7 \text{ V} \le \text{VDD} \le 3.6 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | HS (high-speed main)<br>Mode | | LS (low-speed main)<br>Mode | | Unit | |--------------------------------------------|--------|--------------------------------------------|---------------------------------------------------|------------------------------|------|-----------------------------|----|------| | | | | | MIN. | MAX. | MIN. | | | | SCKp cycle time | tkcy1 | tkcy1 ≥ fclk/2 | $2.7~\text{V} \le \text{V}_{DD} \le 3.6~\text{V}$ | 167 | | 250 | | ns | | SCKp high-/low-level width | tKL1 | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.$ | $2.7~\text{V} \leq \text{Vdd} \leq 3.6~\text{V}$ | | | tkcy1/2 - 50 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsık1 | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.$ | 6 V | 33 | | 110 | | ns | | SIp hold time (from SCKp↑) Note 2 | tksi1 | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.$ | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | 10 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 20 pF Note 4 | C = 20 pF Note 4 | | 10 | | 10 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. C is the load capacitance of the SCKp and SOp output lines. - Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - Remark 1. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 4) - Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) ## (3) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | | Conditions | HS (high-spee<br>Mode | d main) | LS (low-speed main)<br>Mode | | Unit | |-----------------------------------|------------------|------------------------------------------|--------------------------------|-----------------------|---------|-----------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ fclk/4 | $2.7~V \leq V_{DD} \leq 3.6~V$ | 167 | | 500 | | ns | | | | | $2.4~V \leq V_{DD} \leq 3.6~V$ | 250 | | 500 | | ns | | | | | $1.8~V \leq V_{DD} \leq 3.6~V$ | _ | | 500 | | ns | | SCKp high-/low-level width | tĸнı, | $2.7 \text{ V} \leq \text{Vdd} \leq 3.6$ | V | tксү1/2 - 18 | | tkcy1/2 - 50 | | ns | | | t <sub>KL1</sub> | 2.4 V ≤ VDD ≤ 3.6 V tkcy1/2 - 38 tk | | tkcy1/2 - 50 | | ns | | | | | | 1.8 V ≤ VDD ≤ 3.6 | i V | _ | | tkcy1/2 - 50 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsıĸ1 | $2.7 \text{ V} \leq \text{Vdd} \leq 3.6$ | V | 44 | | 110 | | ns | | | | 2.4 V ≤ V <sub>DD</sub> ≤ 3.6 | i V | 75 | | 110 | | ns | | | | 1.8 V ≤ VDD ≤ 3.6 | i V | _ | | 110 | | ns | | SIp hold time (from SCKp↑) Note 2 | tksi1 | $2.4 \text{ V} \le \text{VDD} \le 3.6$ | V | 19 | | 19 | | ns | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 | i V | _ | | 19 | | ns | | Delay time from SCKp↓ to SOp out- | tkso1 | C = 30 pF Note 4 | $2.7~V \leq V_{DD} \leq 3.6~V$ | | 25 | | 50 | ns | | put Note 3 | | | $2.4~V \leq V_{DD} \leq 3.6~V$ | | 25 | | 50 | ns | | | | | $1.8~V \leq V_{DD} \leq 3.6~V$ | | _ | | 50 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **Note 4.** C is the load capacitance of the SCKp and SOp output lines. - Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remark 1.** p: CSI number (p = 00, 10, 20, 30), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 4, 8) - Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) ## (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Cond | litions | HS (high-spec | , | LS (low-spee | , | Unit | | |--------------------------------------------|------------|--------------------------------|--------------------------------|--------------------------------|----------------|-------------------|-----------------|-----------------|----| | | | | | MIN. | MAX. | MIN. | MAX. | | | | SCKp cycle time Note 5 | tkcy2 | $2.7~V \leq V_{DD} \leq 3.6~V$ | fmck > 16 MHz | 8/fмск | | _ | | ns | | | | | | fмcк ≤ 16 MHz | 6/fмск | | 6/fмск | | ns | | | | | $2.4~V \leq V_{DD} \leq 3.6~V$ | | 6/fмск<br>and 500 | | 6/fмск<br>and 500 | | ns | | | | | $1.8~V \leq V_{DD} \leq 3.6~V$ | | _ | | 6/fмск<br>and 750 | | ns | | | SCKp high-/low-level width | tkH2, tkL2 | $2.7~V \leq V_{DD} \leq 3.6~V$ | | tkcy2/2 - 8 | | tkcy2/2 - 8 | | ns | | | | | $1.8~V \leq V_{DD} \leq 3.6~V$ | | _ | | tkcy2/2 - 18 | | ns | | | SIp setup time (to SCKp↑) Note 1 | tsık2 | $2.7~V \leq V_{DD} \leq 3.6~V$ | | 1/fмск + 20 | | 1/fмск + 30 | | ns | | | | | $2.4~V \leq V_{DD} \leq 3.6~V$ | | 1/fмск + 30 | | 1/fмск + 30 | | ns | | | | | $1.8~V \leq V_{DD} \leq 3.6~V$ | | _ | | 1/fмск + 30 | | ns | | | SIp hold time (from SCKp↑) Note 2 | tksi2 | $2.4~V \leq V_{DD} \leq 3.6~V$ | | 1/fмск + 31 | | 1/fмск + 31 | | ns | | | | | $1.8~V \leq V_{DD} \leq 3.6~V$ | | _ | | 1/fмск + 31 | | ns | | | Delay time from SCKp↓ to SOp output Note 3 | tkso2 | C = 30 pF Note 4 | $2.7~V \leq V_{DD} \leq 3.6~V$ | | 2/fмск<br>+ 44 | | 2/fмск<br>+ 110 | ns | | | | | | $2.4~V \leq V_{DD} \leq 3.6~V$ | | 2/fмск<br>+ 75 | | 2/fмск<br>+ 110 | ns | | | | | | | $1.8~V \leq V_{DD} \leq 3.6~V$ | | _ | | 2/fмск<br>+ 110 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **Note 4.** C is the load capacitance of the SCKp and SOp output lines. - **Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps. - Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remark 1.** p: CSI number (p = 00, 10, 20, 30), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 4, 8) - Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) ## CSI mode connection diagram (during communication at same potential) **Remark 1.** p: CSI number (p = 00, 10, 20, 30) Remark 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark 1.** p: CSI number (p = 00, 10, 20, 30) Remark 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) ### (5) During communication at same potential (simplified I<sup>2</sup>C mode) (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Conditions | HS (high-spe<br>Mode | , | LS (low-spee<br>Mode | , | Unit | |------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------|------------------------|------------|------| | | | | MIN. | MAX. | MIN. | • | | | SCLr clock frequency | fscL | $2.7 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | 1000 Note 1 | | 400 Note 1 | kHz | | | | $1.8 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega$ | | 400 Note 1 | | 400 Note 1 | kHz | | | | $\begin{array}{c} 1.8 \; V \leq V_{DD} < 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 5 \; k\Omega \end{array} \label{eq:control_pdf}$ | | 300 Note 1 | | 300 Note 1 | kHz | | Hold time when SCLr = "L" | tLOW | $2.7 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V},$ $C_b = 50 \text{ pF, } R_b = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | ns | | | | $1.8 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V},$ $C_b = 100 \text{ pF}, \text{ Rb} = 3 \text{ k}\Omega$ | 1150 | | 1150 | | ns | | | | $1.8~V \leq V_{DD} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1550 | | 1550 | | ns | | Hold time<br>when SCLr = "H" | thigh | $2.7~V \leq V_{DD} \leq 3.6~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 475 | | 1150 | | ns | | | | $1.8 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V},$ $C_b = 100 \text{ pF}, \text{ Rb} = 3 \text{ k}\Omega$ | 1150 | | 1150 | | ns | | | | $\begin{array}{l} 1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}, \\ C_{b} = 100 \text{ pF}, \text{ R}_{b} = 5 \text{ k}\Omega \end{array}$ | 1550 | | 1550 | | ns | | Data setup time (reception) | tsu: DAT | $2.7 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V},$ $C_b = 50 \text{ pF, } R_b = 2.7 \text{ k}\Omega$ | 1/fмск + 85<br>Note 2 | | 1/fмск + 145<br>Note 2 | | ns | | | | $\begin{array}{c} 1.8 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V}, \\ C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega \end{array}$ | 1/fмск + 145<br>Note 2 | | 1/fмск + 145<br>Note 2 | | ns | | | | $\begin{array}{c} 1.8 \; V \leq V_{DD} < 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 5 \; k\Omega \end{array} \label{eq:control_pdf}$ | 1/fмск + 230<br>Note 2 | | 1/fмск + 230<br>Note 2 | | ns | | Data hold time (trans-<br>mission) | thd: DAT | $2.7 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V},$ $C_b = 50 \text{ pF, } R_b = 2.7 \text{ k}\Omega$ | 0 | 305 | 0 | 305 | ns | | , | | $\begin{array}{c} 1.8 \text{ V} \leq \text{Vdd} \leq 3.6 \text{ V}, \\ C_b = 100 \text{ pF}, R_b = 3 \text{ k}\Omega \end{array}$ | 0 | 355 | 0 | 355 | ns | | | | $\begin{array}{c} 1.8 \; V \leq V_{DD} < 2.7 \; V, \\ C_b = 100 \; pF, \; R_b = 5 \; k\Omega \end{array} \label{eq:control_pdf}$ | 0 | 405 | 0 | 405 | ns | **Note 1.** The value must also be equal to or less than fmck/4. **Note 2.** Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh). ### Simplified I<sup>2</sup>C mode connection diagram (during communication at same potential) ### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at same potential) **Remark 1.** Rb[ $\Omega$ ]: Communication line (SDAr) pull-up resistance, Cb[F]: Communication line (SCLr, SDAr) load capacitance **Remark 2.** r: IIC number (r = 00, 10, 20, 30), g: PIM number (g = 0, 1, 3, 4, 8), h: POM number (h = 0 to 3) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00 to 03, 10 to 13) ### (6) Communication at different potential (1.8 V, 2.5 V) (UART mode) $(TA = -40 \text{ to } +85 \text{ °C}, 1.8 \text{ V} \le \text{VDD} \le 3.6 \text{ V}, \text{Vss} = 0 \text{ V})(1/2)$ | Parameter | Symbol | | Conditions | | HS (hig | h-speed main)<br>Mode | LS (low-speed main)<br>Mode | | Unit | |-----------------------------|--------|-----------|------------|---------------------------------------------------------------------------------------------------------|---------|-------------------------|-----------------------------|-------------------------|------| | | | | | | MIN. | MAX. | MIN. MAX. | | | | Transfer rate<br>Notes 1, 2 | | reception | | $V \lor V_{DD} \le 3.6 V$ ,<br>$V \lor V_{b} \le 2.7 V$ | | fMCK/6 Note 1 | | fMCK/6 Note 1 | bps | | | | | | Theoretical value of the maximum transfer rate<br>fMCK = fCLK Note 4 | | 4.0 | | 1.3 | Mbps | | | | | | $3 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V},$<br>$3 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V}$ | | fMCK/6<br>Notes 1, 2, 3 | | fмск/6<br>Notes 1, 2, 3 | bps | | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 4 | | 4.0 | | 1.3 | Mbps | Note 1. Transfer rate in the SNOOZE mode is 4,800 bps only. Note 2. Use it with $VDD \ge Vb$ . Note 3. The following conditions are required for low voltage interface. $2.4 \text{ V} \le \text{VDD} < 2.7 \text{ V}:$ MAX. 2.6 Mbps $1.8 \text{ V} \le \text{VDD} < 2.4 \text{ V}:$ MAX. 1.3 Mbps Note 4. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 24 MHz (2.7 V $\leq$ VDD $\leq$ 3.6 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 3.6 V) LS (low-speed main) mode: 8 MHz (1.8 V $\leq$ VDD $\leq$ 3.6 V) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. Remark 1. Vb[V]: Communication line voltage **Remark 2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 4, 8) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) ## (6) Communication at different potential (1.8 V, 2.5 V) (UART mode) (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V)(2/2) | Parameter | Symbol | | Conditions | ` • | HS (high-speed main)<br>Mode | | LS (low-speed main)<br>Mode | | |-------------------------|--------|--------------|------------------------------------------------------------------------------------------------------|------|------------------------------|------|-----------------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | Transfer rate<br>Note 2 | | transmission | $ 2.7 \ V \le V_{DD} \le 3.6 \ V, $ $ 2.3 \ V \le V_b \le 2.7 \ V $ | | Note 1 | | Note 1 | bps | | | | | Theoretical value of the maximum transfer rate $C_b = 50$ pF, $R_b = 2.7$ k $\Omega$ , $V_b = 2.3$ V | | 1.2 Note 2 | | 1.2 Note 2 | Mbps | | | | | $\begin{array}{l} 1.8 \; V \leq V_{DD} < 3.3 \; V, \\ 1.6 \; V \leq V_{b} \leq 2.0 \; V \end{array}$ | | Notes 3, 4 | | Notes 3, 4 | bps | | | | | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V | | 0.43 Note 5 | | 0.43 Note 5 | Mbps | Note 1. The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when $2.7 \text{ V} \le \text{VdD} \le 3.6 \text{ V}$ and $2.3 \text{ V} \le \text{Vb} \le 2.7 \text{ V}$ Maximum transfer rate = $$\frac{1}{\left\{-C_b \times R_b \times \ln \left(1 - \frac{2.0}{V_b}\right)\right\} \times 3}$$ [bps] Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\}}{\times 100 \text{ [\%]}}$$ $$(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides - **Note 2.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer. - Note 3. Use it with $VDD \ge Vb$ . - Note 4. The smaller maximum transfer rate derived by using fMck/6 or the following expression is the valid maximum transfer rate. Expression for calculating the transfer rate when 1.8 V $\leq$ VDD < 3.3 V and 1.6 V $\leq$ Vb $\leq$ 2.0 V Maximum transfer rate = $$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$ [bps] Baud rate error (theoretical value) = $$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 [\%]$$ - \* This value is the theoretical value of the relative difference between the transmission and reception sides - **Note 5.** This value as an example is calculated when the conditions described in the "Conditions" column are met. Refer to Note 4 above to calculate the maximum transfer rate under conditions of the customer. - Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. ### **UART** mode connection diagram (during communication at different potential) ### UART mode bit width (during communication at different potential) (reference) - **Remark 1.** Rb[ $\Omega$ ]: Communication line (TxDq) pull-up resistance, Cb[F]: Communication line (TxDq) load capacitance, Vb[V]: Communication line voltage - **Remark 2.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 4, 8) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) ## (7) Communication at different potential (2.5 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) (TA = -40 to +85 °C, 2.7 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | | Conditions | HS (high-speed<br>Mode | d main) | LS (low-speed<br>Mode | d main) | Unit | |-----------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------|---------|-----------------------|---------|------| | | | | | MIN. | MAX. | MIN. | 130 | | | SCKp cycle time | tkCY1 | tkcy1 ≥ 2/fclk | $ 2.7 \; V \leq V_{DD} < 3.6 \; V, \\ 2.3 \; V \leq V_b \leq 2.7 \; V, \\ C_b = 20 \; pF, \; R_b = 1.4 \; k\Omega $ | 300 | | 1150 | | ns | | SCKp high-level width | tкн1 | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3 \\ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \\ C_{b} = 20 \text{ pF, Rb} = $ | 7 V, | tkcy1/2 - 120 | | tксү1/2 - 120 | | ns | | SCKp low-level width | t <sub>KL1</sub> | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3 \\ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \\ C_{b} = 20 \text{ pF, Rb} = $ | 7 V, | tkcy1/2 - 10 | | tkcy1/2 - 50 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsıĸ1 | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3 \\ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \\ C_{b} = 20 \text{ pF, Rb} = $ | 7 V, | 121 | | 479 | | ns | | SIp hold time<br>(from SCKp↑) Note 1 | tksii | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3 \\ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \\ C_{b} = 20 \text{ pF, Rb} = $ | 7 V, | 10 | | 10 | | ns | | Delay time from SCKp↓<br>to SOp output Note 1 | tkso1 | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3 \\ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \\ C_{b} = 20 \text{ pF, Rb} = 3 $ | 7 V, | | 130 | | 130 | ns | | SIp setup time<br>(to SCKp↓) Note 2 | tsıĸ1 | $2.7 \text{ V} \leq \text{V}_{DD} < 3$ $2.3 \text{ V} \leq \text{V}_{b} \leq 2.7$ $C_{b} = 20 \text{ pF, R}_{b} = 100 \text{ pF}$ | V, | 33 | | 110 | | ns | | SIp hold time<br>(from SCKp↓) Note 2 | tksii | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3 \\ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \\ C_{b} = 20 \text{ pF, R}_{b} = 0 $ | V, | 10 | | 10 | | ns | | Delay time from SCKp↑<br>to SOp output Note 2 | tkso1 | $ 2.7 \ V \le V_{DD} < 3 \\ 2.3 \ V \le V_b \le 2.7 \\ C_b = 20 \ pF, \ R_b = 0 $ | · V, | | 10 | | 10 | ns | Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. Note 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - Remark 1. Rb[i]: Communication line (SCKp, SOp) pull-up resistance, Cb[F]: Communication line (SCKp, SOp) load capacitance, Vb[V]: Communication line voltage - Remark 2. p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 4) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) (8) Communication at different potential (1.8 V, 2.5 V) (CSI mode) (master mode, SCKp... internal clock output) $(TA = -40 \text{ to } +85 \text{ °C}, 1.8 \text{ V} \le \text{VDD} \le 3.6 \text{ V}, \text{Vss} = 0 \text{ V})(1/2)$ | Parameter | Symbol | | Conditions | HS (high-spee | , | LS (low-spee | • | Unit | |-----------------------|--------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|---------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $ 2.7 \text{ V} \leq \text{V}_{DD} < 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, $ $C_{b} = 30 \text{ pF, } R_{b} = 2.7 \text{ k}\Omega $ | 500 Note | | 1150 | | ns | | | | | $\begin{array}{l} 1.8~V \leq V_{DD} < 3.3~V,~1.6~V \leq V_{b} \leq 1.8~V,\\ C_{b} = 30~pF,~R_{b} = 5.5~k\Omega \end{array}$ | 1150 Note | | 1150 | | ns | | SCKp high-level width | tкн1 | $2.7 \text{ V} \le \text{V}_{DD} \le 3.7 \text{ C}_{b} = 30 \text{ pF, Rb}$ | 3.6 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V, = 2.7 k $\Omega$ | tксү1/2 - 170 | | tксү1/2 - 170 | | ns | | | | 1.8 V ≤ V <sub>DD</sub> < 3<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> | 3.3 V, 1.6 V $\leq$ V <sub>b</sub> $\leq$ 2.0 V, = 5.5 k $\Omega$ | tkcy1/2 - 458 | | tксү1/2 - 458 | | ns | | SCKp low-level width | tĸL1 | $2.7 \text{ V} \le \text{V}_{DD} \le 3$<br>$C_b = 30 \text{ pF}, \text{ Rb}$ | 3.6 V, 2.3 V $\leq$ V <sub>b</sub> $\leq$ 2.7 V, = 2.7 k $\Omega$ | tксү1/2 - 18 | | tkcy1/2 - 50 | | ns | | | | $1.8 \text{ V} \le \text{V}_{DD} < 3$<br>$C_b = 30 \text{ pF}, R_b$ | 3.3 V, 1.6 V $\leq$ V <sub>b</sub> $\leq$ 2.0 V, = 5.5 k $\Omega$ | tkcy1/2 - 50 | | tkcy1/2 - 50 | | ns | Note Use it with $VDD \ge Vb$ . Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the page after the next page.) ## (8) Communication at different potential (1.8 V, 2.5 V) (CSI mode) (master mode, SCKp... internal clock output) $(TA = -40 \text{ to } +85 \text{ °C}, 1.8 \text{ V} \le \text{VDD} \le 3.6 \text{ V}, \text{Vss} = 0 \text{ V})(2/2)$ | Parameter | Symbol | Conditions | , , | peed main)<br>ode | , , | peed main)<br>ode | Unit | |-----------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------|-------------------|------| | | | | MIN. | MAX. | MIN. | 195<br>483 | | | SIp setup time<br>(to SCKp↑) Note 1 | tsik1 | $ 2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, $ $ C_{b} = 30 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | 177 | | 479 | | ns | | | | $ \begin{aligned} &1.8 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V} \text{ Note } 3, \\ &C_{b} = 30 \text{ pF}, \ R_{b} = 5.5 \text{ k}\Omega \end{aligned} $ | 479 | | 479 | | ns | | SIp hold time<br>(from SCKp↑) Note 1 | tksi1 | $ 2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 30 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega $ | 19 | | 19 | | ns | | | | $ 1.8 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V} \ ^{\text{Note } 3}, $ $ C_{b} = 30 \text{ pF}, \ R_{b} = 5.5 \text{ k}\Omega $ | 19 | | 19 | | ns | | Delay time from SCKp↓ to SOp | tkso1 | $2.7~V \leq V_{DD} \leq 3.6~V, \ 2.3~V \leq V_b \leq 2.7~V,$ $C_b = 30~pF, \ R_b = 2.7~k\Omega$ | | 195 | | 195 | ns | | output Note 1 | | $ 1.8 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V Note 3}, $ $ C_{b} = 30 \text{ pF}, \ R_{b} = 5.5 \text{ k}\Omega $ | | 483 | | 483 | ns | | SIp setup time<br>(to SCKp↓) Note 2 | tsıĸ1 | $2.7~V \leq V_{DD} \leq 3.6~V, \ 2.3~V \leq V_{b} \leq 2.7~V,$ $C_{b} = 30~pF, \ R_{b} = 2.7~k\Omega$ | 44 | | 110 | | ns | | | | $ \begin{aligned} &1.8 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V} \text{ Note } 3, \\ &C_{b} = 30 \text{ pF}, \ R_{b} = 5.5 \text{ k}\Omega \end{aligned} $ | 110 | | 110 | | ns | | SIp hold time<br>(from SCKp↓) Note 2 | tksi1 | $ 2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, $ $C_{b} = 30 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | 19 | | 19 | | ns | | | | $ 1.8 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V} \ ^{\text{Note } 3}, $ $ C_{b} = 30 \text{ pF}, \ R_{b} = 5.5 \text{ k}\Omega $ | 19 | | 19 | | ns | | Delay time from SCKp↑<br>to SOp output Note 2 | tkso1 | $2.7~V \leq V_{DD} \leq 3.6~V,~2.3~V \leq V_{b} \leq 2.7~V,$ $C_{b} = 30~pF,~R_{b} = 2.7~k\Omega$ | | 25 | | 25 | ns | | | | $ 1.8~V \leq V_{DD} < 3.3~V,~1.6~V \leq V_{b} \leq 2.0~V~\text{Note 3}, $ $C_{b} = 30~pF,~R_{b} = 5.5~k\Omega $ | | 25 | | 25 | ns | **Note 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. Note 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Note 3. Use it with $VDD \ge Vb$ . Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) ### CSI mode connection diagram (during communication at different potential) - Remark 1. $R_b[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, $C_b[F]$ : Communication line (SCKp, SOp) load capacitance, $V_b[V]$ : Communication line voltage - **Remark 2.** p: CSI number (p = 00, 10, 20, 30), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 4, 8) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 02, 10, 12) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark** p: CSI number (p = 00, 10, 20, 30), m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), g: PIM and POM number (g = 0, 1, 3, 4, 8) #### (9) Communication at different potential (1.8 V, 2.5 V) (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Con | ditions | HS (high-sp<br>Mo | , | LS (low-sp<br>Mo | , | Unit | |-----------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------|-----------------|------------------|-----------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time Note 1 | tkcy2 | $2.7~V \leq V_{DD} \leq 3.6~V,$ | 20 MHz < fмcк ≤ 24 MHz | 16/fмск | | _ | | ns | | | | $2.3~V \leq V_b \leq 2.7~V$ | 16 MHz < fмcк ≤ 20 MHz | 14/fмск | | _ | | ns | | | | | 8 MHz < fмcк ≤ 16 MHz | 12/fмск | | _ | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 8/fмск | | 16/fмск | | ns | | | | | fмcк ≤ 4 MHz | 6/fмск | | 10/fмск | | ns | | | | 1.8 V ≤ V <sub>DD</sub> < 3.3 V, | 20 MHz < fмcк ≤ 24 MHz | 36/fмск | | _ | | ns | | | | $1.6~V \leq V_b \leq 2.0~V~\text{Note 2}$ | 16 MHz < fмcк ≤ 20 MHz | 32/fмск | | _ | | ns | | | | | 8 MHz < fмcк ≤ 16 MHz | 26/fмск | | _ | | ns | | | | | 4 MHz < fмcк ≤ 8 MHz | 16/fмск | | 16/fмск | | ns | | | | | fмcк ≤ 4 MHz | 10/fмск | | 10/fмск | | ns | | SCKp high-/low-level width | tkH2,<br>tkL2 | $2.7 \text{ V} \le \text{Vdd} \le 3.6 \text{ V}, 2.3 \text{ V}$ | $V \le V_b \le 2.7 \text{ V}$ | tксу2/2<br>- 18 | | tксү2/2<br>- 50 | | ns | | | | 1.8 V ≤ V <sub>DD</sub> < 3.3 V, 1.6 V | $V \le V_b \le 2.0 \text{ V Note 2}$ | tксү2/2<br>- 50 | | tксү2/2<br>- 50 | | ns | | SIp setup time<br>(to SCKp↑) Note 3 | tsık2 | $2.7~\text{V} \leq \text{Vdd} \leq 3.6~\text{V}$ | | 1/fмск<br>+ 20 | | 1/fмск<br>+ 30 | | ns | | | | 1.8 V ≤ V <sub>DD</sub> < 3.3 V | | 1/fмск<br>+ 30 | | 1/fмск<br>+ 30 | | ns | | SIp hold time<br>(from SCKp↑) Note 4 | tksi2 | | | 1/fмск<br>+ 31 | | 1/fмск<br>+ 31 | | ns | | Delay time from SCKp↓<br>to SOp output Note 5 | tkso2 | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \\ C_b = 30 \text{ pF}, \ R_b = 2.7 \text{ k}\Omega$ | $V \leq V_b \leq 2.7 \ V$ | | 2/fмск<br>+ 214 | | 2/fмск<br>+ 573 | ns | | to SOp output have a | | $\begin{array}{l} 1.8 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V}, \ 1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V} \text{ Note 2} \\ \text{C}_{b} = 30 \text{ pF}, \ R_{b} = 5.5 \text{ k}\Omega \end{array}$ | | | 2/fмск<br>+ 573 | | 2/fмск<br>+ 573 | ns | - Note 1. Transfer rate in the SNOOZE mode: MAX. 1 Mbps - Note 2. Use it with $VDD \ge Vb$ . - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 5. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from $SCKp\uparrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp pin and SCKp pin and the N-ch open drain output (VDD tolerance) mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) ## CSI mode connection diagram (during communication at different potential) - **Remark 1.** Rb[ $\Omega$ ]: Communication line (SOp) pull-up resistance, Cb[F]: Communication line (SOp) load capacitance, Vb[V]: Communication line voltage - **Remark 2.** p: CSI number (p = 00, 10, 20, 30), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 4, 8) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 02, 10, 12)) # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ## CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark** p: CSI number (p = 00, 10, 20, 30), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3, 4, 8) #### (10) Communication at different potential (1.8 V, 2.5 V) (simplified I<sup>2</sup>C mode) (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Conditions | HS (high-spee | ed main) Mode | LS (low-speed | d main) Mode | Unit | |-------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|------------------------|--------------|-------| | Parameter | Symbol | Conditions | MIN. | MAX. | MIN. | MAX. | Uniii | | SCLr clock fre-<br>quency | fscL | $ 2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, \\ C_{b} = 50 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | | 1000 Note 1 | | 300 Note 1 | kHz | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, $ $C_{b} = 100 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | | 400 Note 1 | | 300 Note 1 | kHz | | | | $1.8~V \leq V_{DD} \leq 3.3~V,~1.6~V \leq V_{b} \leq 2.0~V~^{Note~2},$ $C_{b} = 100~pF,~R_{b} = 5.5~k\Omega$ | | 400 Note 1 | | 300 Note 1 | kHz | | Hold time<br>when SCLr = "L" | tLow | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} < 2.7 \text{ V},$ $C_{b} = 50 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega$ | 475 | | 1550 | | ns | | | | $2.7 \text{ V} \leq \text{V}_{DD} < 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} < 2.7 \text{ V},$ $C_{b} = 100 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega$ | 1150 | | 1550 | | ns | | | | $1.8~V \leq V_{DD} \leq 3.3~V,~1.6~V \leq V_{b} \leq 2.0~V~\text{Note 2},$ $C_{b} = 100~\text{pF},~R_{b} = 5.5~\text{k}\Omega$ | 1550 | | 1550 | | ns | | Hold time<br>when SCLr = "H" | thigh | $ 2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, $ $ C_{b} = 50 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | 200 | | 610 | | ns | | | | $ 2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, $ $ C_{b} = 100 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | 600 | | 610 | | ns | | | | $1.8~V \leq V_{DD} \leq 3.3~V,~1.6~V \leq V_{b} \leq 2.0~V~\text{Note 2},$ $C_{b} = 100~\text{pF},~R_{b} = 5.5~\text{k}\Omega$ | 610 | | 610 | | ns | | Data setup time (reception) | tsu:dat | $ 2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V}, $ $ C_{b} = 50 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | 1/fмск + 135<br>Note 3 | | 1/fмск + 190<br>Note 3 | | ns | | | | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} < 2.7 \text{ V}, \\ C_{b} = 100 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega$ | 1/fмcк + 190<br>Note 3 | | 1/fмcк + 190<br>Note 3 | | ns | | | | $1.8~V \leq V_{DD} < 3.3~V,~1.6~V \leq V_{b} \leq 2.0~V~^{Note~2},$ $C_{b} = 100~pF,~R_{b} = 5.5~k\Omega$ | 1/fмск + 190<br>Note 3 | | 1/fмск + 190<br>Note 3 | | ns | | Data hold time (transmission) | thd:dat | $ 2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} < 2.7 \text{ V}, $ $C_{b} = 50 \text{ pF}, \ R_{b} = 2.7 \text{ k}\Omega $ | 0 | 305 | 0 | 305 | ns | | | | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}, \ 2.3 \text{ V} \leq \text{V}_{b} \leq 2.7 \text{ V},$ $C_{b} = 100 \text{ pF, } R_{b} = 2.7 \text{ k}\Omega$ | 0 | 355 | 0 | 355 | ns | | | | $1.8~V \le V_{DD} < 3.3~V,~1.6~V \le V_b \le 2.0~V~\text{Note 2},$ $C_b = 100~\text{pF},~R_b = 5.5~\text{k}\Omega$ | 0 | 405 | 0 | 405 | ns | **Note 1.** The value must also be equal to or less than fMCK/4. Note 2. Use it with $VDD \ge Vb$ . **Note 3.** Set the fмcκ value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance) mode for the SDAr pin and the N-ch open drain output (VDD tolerance) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) ### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential) ### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential) **Remark 1.** Rb[ $\Omega$ ]: Communication line (SDAr, SCLr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance, Vb[V]: Communication line voltage **Remark 2.** r: IIC number (r = 00, 10, 20, 30), g: PIM, POM number (g = 0, 1, 3, 4, 8) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 02, 10, 12) #### 2.5.2 Serial interface IICA #### (1) I<sup>2</sup>C standard mode (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Co | onditions | , , | speed main)<br>ode | LS (low-spee | d main) Mode | Unit | |------------------------------|----------|-------------------------------------------------------|--------------------------------------------------|------|--------------------|--------------|--------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Standard mode: | $2.7~\text{V} \leq \text{Vdd} \leq 3.6~\text{V}$ | 0 | 100 | 0 | 100 | kHz | | | | fclk ≥ 1 MHz | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | _ | _ | 0 | 100 | kHz | | Setup time of restart condi- | tsu: sta | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | / | 4.7 | | 4.7 | | μS | | tion | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | / | - | _ | 4.7 | | μS | | Hold time Note 1 | thd: sta | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | / | 4.0 | | 4.0 | | μS | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | / | - | _ | 4.0 | | μS | | Hold time | tLOW | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | / | 4.7 | | 4.7 | | μS | | when SCLA0 = "L" | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | / | - | _ | 4.7 | | μS | | Hold time | thigh | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | / | 4.0 | | 4.0 | | μS | | when SCLA0 = "H" | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | / | - | _ | 4.0 | | μS | | Data setup time | tsu: dat | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | / | 250 | | 250 | | ns | | (reception) | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | / | - | _ | 250 | | ns | | Data hold time (transmis- | thd: dat | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | / | 0 | 3.45 | 0 | 3.45 | μS | | sion) Note 2 | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | / | - | _ | 0 | 3.45 | μS | | Setup time of stop condi- | tsu: sto | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | / | 4.0 | | 4.0 | | μS | | tion | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | / | - | _ | 4.0 | | μS | | Bus-free time | tbuf | $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | / | 4.7 | | 4.7 | | μS | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | / | - | _ | 4.7 | | μS | Note 1. The first clock pulse is generated after this period when the start/restart condition is detected. Note 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) Remark The maximum value of $C_b$ (communication line capacitance) and the value of $R_b$ (communication line pull-up resistor) at that time in each mode are as follows. Standard mode: $C_b = 400 \text{ pF}$ , $R_b = 2.7 \text{ k}\Omega$ ### (2) I<sup>2</sup>C fast mode (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | C | Conditions | ` ` ` | speed main)<br>ode | , , | peed main)<br>ode | Unit | |----------------------------|----------|------------------------------------------|--------------------------------|-------|--------------------|------|-------------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Fast mode: | $2.7~V \leq V_{DD} \leq 3.6~V$ | 0 | 400 | 0 | 400 | kHz | | | | fclk ≥ 3.5 MHz | $1.8~V \leq V_{DD} \leq 3.6~V$ | 0 | 400 | 0 | 400 | kHz | | Setup time of restart con- | tsu: sta | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 | S V | 0.6 | | 0.6 | | μS | | dition | | 1.8 V ≤ VDD ≤ 3.6 | S V | - | | 0.6 | | μS | | Hold time Note 1 | thd: sta | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 | S V | 0.6 | | 0.6 | | μS | | | | 1.8 V ≤ VDD ≤ 3.6 | S V | - | | 0.6 | | μS | | Hold time | tLOW | $2.7 \text{ V} \leq \text{Vdd} \leq 3.6$ | S V | 1.3 | | 1.3 | | μS | | when SCLA0 = "L" | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 | S V | - | | 1.3 | | μS | | Hold time | tніgн | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 | S V | 0.6 | | 0.6 | | μS | | when SCLA0 = "H" | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 | S V | - | | 0.6 | | μS | | Data setup time (recep- | tsu: dat | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 | S V | 100 | | 100 | | ns | | tion) | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 | S V | - | | 100 | | ns | | Data hold time (transmis- | thd: dat | $2.7 \text{ V} \leq \text{Vdd} \leq 3.6$ | S V | 0 | 0.9 | 0 | 0.9 | μS | | sion) Note 2 | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 | S V | - | | 0 | 0.9 | μS | | Setup time of stop condi- | tsu: sto | 2.7 V ≤ VDD ≤ 3.6 | SV | 0.6 | | 0.6 | | μS | | tion | | 1.8 V ≤ VDD ≤ 3.6 | S V | - | _ | 0.6 | | μS | | Bus-free time | tbur | 2.7 V ≤ VDD ≤ 3.6 | S V | 1.3 | | 1.3 | | μS | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 | S V | - | _ | 1.3 | | μS | **Note 1.** The first clock pulse is generated after this period when the start/restart condition is detected. Note 2. The maximum value (MAX.) of thd: DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. Remark The maximum value of $C_b$ (communication line capacitance) and the value of $R_b$ (communication line pull-up resistor) at that time in each mode are as follows. Fast mode: $C_b$ = 320 pF, $R_b$ = 1.1 k $\Omega$ #### (3) I<sup>2</sup>C fast mode plus ## (TA = -40 to +85 °C, 2.7 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Symbol Conditions | | HS (high-speed main)<br>Mode | | LS (low-speed main)<br>Mode | | Unit | |--------------------------------------|----------|--------------------------------------------------------|--------------------------------|------------------------------|------|-----------------------------|---|------| | | | | MIN. | MAX. | MIN. | MAX. | | | | SCLA0 clock frequency | fscL | Fast mode plus:<br>fcLk ≥ 10 MHz | $2.7~V \leq V_{DD} \leq 3.6~V$ | 0 | 1000 | _ | _ | kHz | | Setup time of restart condition | tsu: sta | $2.7~V \leq V_{DD} \leq 3.6~V$ | | 0.26 | | _ | _ | μS | | Hold time Note 1 | thd: STA | $2.7~V \leq V_{DD} \leq 3.6~V$ | | 0.26 | | - | - | μS | | Hold time when SCLA0 = "L" | tLOW | $2.7~\text{V} \leq \text{Vdd} \leq 3.6~\text{V}$ | | 0.5 | | _ | _ | μS | | Hold time when SCLA0 = "H" | thigh | $2.7~\text{V} \leq \text{Vdd} \leq 3.6~\text{V}$ | | 0.26 | | _ | _ | μS | | Data setup time (reception) | tsu: dat | $2.7~\textrm{V} \leq \textrm{Vdd} \leq 3.6~\textrm{V}$ | | 50 | | _ | - | ns | | Data hold time (transmission) Note 2 | thd: dat | $2.7~\textrm{V} \leq \textrm{Vdd} \leq 3.6~\textrm{V}$ | | 0 | 0.45 | _ | _ | μS | | Setup time of stop condition | tsu: sto | $2.7~\textrm{V} \leq \textrm{Vdd} \leq 3.6~\textrm{V}$ | | 0.26 | | _ | - | μ\$ | | Bus-free time | tbuf | $2.7~V \leq V_{DD} \leq 3.6~V$ | | 0.5 | | _ | - | μS | - Note 1. The first clock pulse is generated after this period when the start/restart condition is detected. - Note 2. The maximum value (MAX.) of thd: DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. $\label{eq:Remark} \textbf{Remark} \qquad \text{The maximum value of $C_b$ (communication line capacitance) and the value of $R_b$ (communication line pull-up resistor) at that time in each mode are as follows.}$ Fast mode plus: $C_b$ = 120 pF, $R_b$ = 1.1 $k\Omega$ #### **IICA** serial transfer timing ## 2.6 Analog Characteristics ## 2.6.1 A/D converter characteristics TA = -40 to $+85^{\circ}$ C, 1.8 V $\leq$ AVREFP $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, VSS = AVSS = 0 V, reference voltage(+) = AVREFP, reference voltage(-) = AVREFM = 0 V | Parameter | Symbol | | Conditions | MIN | TYP | MAX | Unit | |-------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------| | Resolution | RES | | | _ | _ | 12 | bit | | Analog capacitance | Cs | | | _ | _ | 15 | pF | | Analog input resistance | Rs | | | _ | _ | 2.5 | kΩ | | Frequency | fclk | High-speed mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | 1 | _ | 24 | MHz | | | | | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | 1 | _ | 16 | MHz | | | | Normal mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | 1 | _ | 24 | MHz | | | | | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | 1 | _ | 16 | MHz | | | | | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | 1 | _ | 8 | MHz | | Conversion time | Tconv | High-speed mode<br>ADCSR.ADHSC = 0<br>ADSSTRn = 28H | $ 2.7 \text{ V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6 \text{ V} $ Permissible signal source impedance max = $0.3 \text{ k}\Omega$ ADCLK = 24 MHz | 3 | _ | _ | μs | | | | | $2.4~V \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~V$ Permissible signal source impedance max = 1.3 k $\Omega$ ADCLK = 16 MHz | 4.5 | _ | _ | μs | | | Normal mode<br>ADCSR.ADHSC = 1<br>ADSSTRn = 28H | $2.7~V \le AV_{REFP} \le AV_{DD} \le V_{DD} \le 3.6~V$ Permissible signal source impedance max = 1.1 k $\Omega$ ADCLK = 24 MHz | 3.4 | _ | _ | μs | | | | | | $2.4~V \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~V$ Permissible signal source impedance $\text{max} = 2.2~\text{k}\Omega$ $\text{ADCLK} = 16~\text{MHz}$ | 5.1 | _ | _ | μs | | | | | $1.8~V \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~V$ Permissible signal source impedance $\text{max} = 5~\text{k}\Omega$ $\text{ADCLK} = 8~\text{MHz}$ | 10.1 | _ | _ | μs | | Overall error | AINL | High-speed mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±1.25 | ±5.0 | LSB | | | | ADCSR.ADHSC = 0<br>ADSSTRn = 28 H | $2.4 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | ±1.25 | ±5.0 | LSB | | | | Normal mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±1.25 | ±5.0 | LSB | | | | ADCSR.ADHSC = 1 | $2.4 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | ±1.25 | ±5.0 | LSB | | | | ADSSTRn = 28H | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±3.0 | ±8.0 | LSB | | Zero-scale error | EZS | High-speed mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±0.5 | ±4.5 | LSB | | | | ADCSR.ADHSC = 0<br>ADSSTRn = 28H | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±0.5 | ±4.5 | LSB | | | | Normal mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±0.5 | ±4.5 | LSB | | | | ADCSR.ADHSC = 1 | $2.4 \text{ V} \leq \text{AV}_{\text{REFP}} \leq \text{AV}_{\text{DD}} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}$ | _ | ±0.5 | ±4.5 | LSB | | | | ADSSTRn = 28H | $1.8 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | ±1 | ±7.5 | LSB | | Parameter | Symbol | | Conditions | MIN | TYP | MAX | Unit | |--------------------------|--------|----------------------------------|------------------------------------------------------------------------------------------------------------------|-----|-------|------|------| | Full-scale error | EFS | High-speed mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±0.75 | ±4.5 | LSB | | | | ADCSR.ADHSC = 0<br>ADSSTRn = 28H | $2.4 \text{ V} \le \text{AVREFP} \le \text{AVdd} \le \text{Vdd} \le 3.6 \text{ V}$ | _ | ±0.75 | ±4.5 | LSB | | | | Normal mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±0.75 | ±4.5 | LSB | | | | ADCSR.ADHSC = 1 | $2.4 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | ±0.75 | ±4.5 | LSB | | | | ADSSTRn = 28H | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±1.5 | ±7.5 | LSB | | Differential linearity | DLE | High-speed mode | $2.7 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | ±1.0 | _ | LSB | | error | | ADCSR.ADHSC = 0<br>ADSSTRn = 28H | $2.4 \text{ V} \le \text{AVREFP} \le \text{AVdd} \le \text{Vdd} \le 3.6 \text{ V}$ | _ | ±1.0 | _ | LSB | | | | Normal mode ADCSR.ADHSC = 1 | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±1.0 | _ | LSB | | | | | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±1.0 | _ | LSB | | | | ADSSTRn = 28H | $1.8 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±1.0 | _ | LSB | | Integral linearity error | ILE | High-speed mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±1.0 | ±3.0 | LSB | | | | ADCSR.ADHSC = 0<br>ADSSTRn = 28H | $2.4 \text{ V} \le \text{AVREFP} \le \text{AVdd} \le \text{Vdd} \le 3.6 \text{ V}$ | _ | ±1.0 | ±4.5 | LSB | | | | Normal mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±1.0 | ±3.0 | LSB | | | | ADCSR.ADHSC =1 | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | _ | ±1.0 | ±3.0 | LSB | | | | ADSSTRn = 28H | $1.8 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | ±1.0 | ±3.0 | LSB | **Note** The characteristics above only apply when pins other than those of the A/D converter are not in use. The overall error includes the quantization error. Each of the offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error does not include the quantization error. #### [Reference value for design (not guaranteed)] We can provide the design reference values for the A/D converter. Note, however, that these values are not guaranteed and can only be used as a reference when using this function. See below for details. TA = 0 to +50°C, 2.0 V $\leq$ AVREFP $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, Vss = AVss = 0 V, reference voltage(+) = AVREFP, reference voltage(-) = AVREFM = 0 V | Parameter | Symbol | | Conditions | MIN | TYP | MAX | Unit | |--------------------|--------|-----------------|------------------------------------------------------------------------------------------------------------------|--------|-----|--------|------| | Resolution | RES | | | _ | _ | Note 3 | bit | | Analog capacitance | Cs | | | _ | _ | Note 3 | pF | | Analog input | Rs | | | _ | _ | Note 3 | kΩ | | resistance | | | | | | | | | Frequency | fCLK | High-speed mode | $2.7 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | Note 3 | _ | Note 3 | MHz | | | | | $2.4 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | Note 3 | _ | Note 3 | MHz | | | | Normal mode | $2.7 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | Note 3 | _ | Note 3 | MHz | | | | | $2.4 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | Note 3 | _ | Note 3 | MHz | | | | | $2.0 \text{ V} \le \text{AV}_{\text{REFP}} \le \text{AV}_{\text{DD}} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$ | Note 3 | _ | Note 3 | MHz | | Parameter | Symbol | | Conditions | MIN | TYP | MAX | Unit | |--------------------------|--------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-------------|------------| | Conversion time | Tconv | High-speed mode<br>ADCSR.ADHSC = 0<br>ADSSTRn = 28H | $ 2.7 \text{ V} \leq \text{AV}_{\text{REFP}} \leq \text{AV}_{\text{DD}} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V} $ Permissible signal source impedance max = $0.3 \text{ k}\Omega$ ADCLK = 24 MHz | Note 3 | _ | _ | μs | | | | | $2.4~V \leq \text{AV}_{\text{REFP}} \leq \text{AV}_{\text{DD}} \leq \text{V}_{\text{DD}} \leq 3.6~V$ Permissible signal source impedance max = 1.3 k $\Omega$ ADCLK = 16 MHz | Note 3 | _ | _ | μs | | | | Normal mode<br>ADCSR.ADHSC = 1<br>ADSSTRn = 28H | $ 2.7 \text{ V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6 \text{ V} $ Permissible signal source impedance max = 1.1 k $\Omega$ ADCLK = 24 MHz | Note 3 | _ | _ | μs | | | | | $ 2.4 \text{ V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6 \text{ V} $ Permissible signal source impedance max = 2.2 k $\Omega$ ADCLK = 16 MHz | Note 3 | _ | _ | μѕ | | | | | $ 2.0 \text{ V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6 \text{ V} $ Permissible signal source impedance max = $5 \text{ k}\Omega$ ADCLK = $8 \text{ MHz}$ | Note 3 | _ | _ | μѕ | | Overall error | AINL | High-speed mode | $2.7 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | Note 3 | Note 3 | LSB | | | | ADCSR.ADHSC = 0<br>ADSSTRn = 28H | $2.4~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | | | Normal mode | $2.7~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | | | ADCSR.ADHSC = 1 | $2.4~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | | | ADSSTRn = 28H | $2.0~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | Zero-scale error | Ezs | High-speed mode | $2.7 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | Note 3 | Note 3 | LSB | | Note 1, Note 2 | | ADCSR.ADHSC = 0<br>ADSSTRn = 28H | $2.4~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | | | Normal mode<br>ADCSR.ADHSC = 1<br>ADSSTRn = 28H | $2.7~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | | | | $2.4~\text{V} \leq \text{AV}_{\text{REFP}} \leq \text{AV}_{\text{DD}} \leq \text{V}_{\text{DD}} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | | | | $2.0~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | ±4.5 | LSB | | Full-scale error | EFS | High-speed mode | $2.7~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | Note 1, Note 2 | | ADCSR.ADHSC = 0<br>ADSSTRn = 28H | $2.4~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | | | Normal mode | $2.7~\text{V} \leq \text{AV}_{\text{REFP}} \leq \text{AV}_{\text{DD}} \leq \text{V}_{\text{DD}} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | | | ADCSR.ADHSC = 1<br>ADSSTRn = 28H | $2.4~\text{V} \leq \text{AV}_{\text{REFP}} \leq \text{AV}_{\text{DD}} \leq \text{V}_{\text{DD}} \leq 3.6~\text{V}$ | _ | Note 3 | Note 3 | LSB | | | | AD331KII = 2011 | $2.0~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | ±4.5 | LSB | | Differential linearity | DLE | High-speed mode | $2.7~\text{V} \leq \text{AVREFP} \leq \text{AVDD} \leq \text{VDD} \leq 3.6~\text{V}$ | _ | Note 3 | _ | LSB | | error | | ADCSR.ADHSC = 0<br>ADSSTRn = 28H | $2.4 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | Note 3 | _ | LSB | | | | Normal mode | $2.7 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | Note 3 | _ | LSB | | | | ADCSR.ADHSC = 1<br>ADSSTRn = 28H | $2.4 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | Note 3 | _ | LSB | | | | | $2.0 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | _ | Note 3 | _ | LSB | | Integral linearity error | ILE | High-speed mode ADCSR.ADHSC = 0 | $2.7 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$<br>$2.4 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | -<br> - | Note 3 | Note 3 | LSB<br>LSB | | | | ADSSTRn = 28H | 0=1/20/ | | ALC: 0 | No. 1 · · · | 1.05 | | | | Normal mode ADCSR.ADHSC = 1 | $2.7 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$<br>$2.4 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | <u> </u> | Note 3 | Note 3 | LSB | | | | ADSSTRn = 28H | $2.0 \text{ V} \le \text{AVREFP} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ | 1_ | Note 3 | Note 3 | LSB | **Note** The characteristics above only apply when pins other than those of the A/D converter are not in use. The overall error includes the quantization error. Each of the offset error, full-scale error, DNL differential non-linearity error, and INL integral non-linearity error does not include the quantization error. **Note 1.** MAX. value is the average value $\pm 3\sigma$ at normalized distribution. Note 2. These values are the results of characteristic evaluation. **Note 3.** The reference value is not available. ## 2.6.2 Temperature sensor, internal reference voltage output characteristics (TA = -40 to +85 °C, 2.4 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V), HS (high-speed main) mode | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|---------|-------------------------------------------------------------------|------|------|------|-------| | Temperature sensor output voltage | VTMPS25 | TA = +25°C | | 1.05 | | V | | Internal reference voltage | VBGR | | 1.38 | 1.45 | 1.5 | V | | Temperature coefficient | FVTMPS | Temperature sensor output voltage that depends on the temperature | | -3.6 | | mV/°C | | Operation stabilization wait time | tamp | $2.4~V \leq V_{DD} \leq 3.6~V$ | 5 | | | μS | ## 2.6.3 D/A converter characteristics ## (1) When reference voltage = AVREFP, AVREFM (TA = -40 to +85 °C, 1.8 V $\leq$ AVREFP $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, Vss = AVss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|--------|------------|------|------|-------------------------|------| | Resolution | Res | | | | 12 | bit | | Load resistance | R0 | | 30 | | | kΩ | | Load capacitance | C0 | | | | 50 | pF | | Output voltage range | Tout | | 0.35 | | AV <sub>DD</sub> - 0.47 | V | | Differential linearity error | DNL | | | ±0.5 | ±1.0 | LSB | | Integral linearity error | AINL | | | ±0.4 | ±8.0 | LSB | | Zero-scale error | Ezs | | | | ±20 | mV | | Full-scale error | Ers | | | | ±20 | mV | | Output resistance | Ro | | | 5 | | Ω | | Conversion time | tcon | | | | 30 | μS | ### (2) When reference voltage = AVDD, AVSS ## (TA = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, Vss = AVss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------|--------|------------|------|------|-------------------------|------| | Resolution | Res | | | | 12 | bit | | Load resistance | R0 | | 30 | | | kΩ | | Load capacitance | C0 | | | | 50 | pF | | Output voltage range | Tout | | 0.35 | | AV <sub>DD</sub> - 0.47 | V | | Differential linearity error | DNL | | | ±0.5 | ±2.0 | LSB | | Integral linearity error | AINL | | | ±0.4 | ±8.0 | LSB | | Zero-scale error | Ezs | | | | ±30 | mV | | Full-scale error | Ers | | | | ±30 | mV | | Output resistance | Ro | | | 5 | | Ω | | Conversion time | tcon | | | | 30 | μS | ## 2.6.4 Comparator (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Cor | nditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------------------|--------|-------------------------------------------------------|-------------------------------------------|------|----------|-----------------------|------| | Input voltage range | Ivref | | | 0 | | VDD - 1.4 | V | | | Ivcmp | | | -0.3 | | V <sub>DD</sub> + 0.3 | V | | Output delay | td | V <sub>DD</sub> = 3.0 V<br>Input slew rate > 50 mV/μs | High-speed comparator mode, standard mode | | | 1.2 | μS | | | | | High-speed comparator mode, window mode | | | 2.0 | μS | | | | | Low-speed comparator mode, standard mode | | 3 | 5.0 | μS | | High-electric-poten-<br>tial judgment voltage | VTW+ | High-speed comparator mod | de, window mode | | 0.76 VDD | | V | | Low-electric-potential judgment voltage | VTW- | High-speed comparator mod | de, window mode | | 0.24 VDD | | V | | Operation stabilization wait time | tcmp | | | 100 | | | μS | | Internal reference voltage Note | VBGR | | | 1.38 | 1.45 | 1.50 | V | Note Not usable in LS (low-speed main) mode, sub-clock operation, or STOP mode. ## 2.6.5 Rail to rail Operational amplifier characteristics (Ta = -40 to +85 °C, 2.2 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, AVss = Vss = 0 V) | Parameter | Symbol | Col | nditions | MIN | TYP | MAX | Unit | |-------------------------|---------|-----------------|----------------------------|------|------|----------|--------| | Circuit current | lcc1 | Low-power consu | mption mode | _ | 10 | 16 | μΑ | | | lcc2 | High-speed mode | | _ | 210 | 350 | μΑ | | Common mode input | Vicm1 | Low-power consu | mption mode | 0.1 | _ | AVDD-0.1 | V | | range | Vicm2 | High-speed mode | | 0.1 | _ | AVDD-0.1 | V | | Output voltage range | Vo1 | Low-power consu | mption mode | 0.1 | _ | AVDD-0.1 | V | | | Vo2 | High-speed mode | | 0.1 | _ | AVDD-0.1 | V | | Input offset voltage | Fioff | Low-power consu | mption mode | -10 | _ | 10 | mV | | | | High-speed mode | | -5 | _ | 5 | mV | | Open gain | Av | | | _ | 120 | _ | dB | | Gain-bandwidth (GB) | GBW1 | Low-power consu | mption mode | - | 0.06 | _ | MHz | | product | GBW2 | High-speed mode | | _ | 1 | _ | MHz | | Phase margin | PM | CL = 22 pF | | 50 | _ | _ | deg | | Gain margin | GM | CL = 20 pF | | 10 | _ | _ | dB | | Equivalent input noise | Vnoise1 | f = 1 kHz | Low-power | _ | 900 | _ | nV/√Hz | | | Vnoise2 | f = 10 kHz | consumption mode | _ | 450 | _ | nV/√Hz | | | Vnoise3 | f = 1 kHz | High-speed mode | _ | 80 | _ | nV/√Hz | | | Vnoise4 | f = 2 kHz | | _ | 50 | _ | nV/√Hz | | Power supply reduction | PSRR | | | | 90 | | dB | | ratio | | | | _ | 90 | _ | uБ | | Common mode signal | CMPR | | | | 90 | | dB | | reduction ratio | | | | _ | 90 | _ | uБ | | Operation stabilization | Tturn1 | CL = 20 pF | Low-power | | 110 | 300 | 110 | | wait time | | | consumption mode | _ | 110 | 300 | μs | | | Tturn2 | CL = 20 pF | High-speed mode | _ | 5 | 14 | μs | | Settling time | Tset1 | CL = 20 pF | Low-power | | 100 | 300 | II.C | | | | | consumption mode | _ | 100 | 300 | μs | | | Tset2 | CL = 20 pF | High-speed mode | _ | 4 | 14 | μs | | Slew rate | Tselw1 | CL = 20 pF | Low-power | 0.01 | 0.04 | | V/µs | | | | | consumption mode | 0.01 | 0.04 | _ | ν/μδ | | | Tselw2 | CL = 20 pF | High-speed mode | 0.3 | 0.7 | _ | V/µs | | Load current | lload1 | Low-power consu | Low-power consumption mode | | _ | 110 | μΑ | | | lload2 | High-speed mode | | -110 | _ | 110 | μΑ | | Load capacitance | CL | | | _ | _ | 22 | pF | | Analog MUX ON | Ron | One channel | | | _ | 1 | kΩ | | resistance | | | | | | | 1/22 | [Reference value for design (not guaranteed)] We can provide the design reference values for the rail-to-rail operational amplifier. Note, however, that these values are not guaranteed and can only be used as a reference when using this function. See below for details. (TA = 0 to 50°C, 2.0 V $\leq$ AV<sub>DD</sub> $\leq$ V<sub>DD</sub> $\leq$ 3.6 V, AVss = Vss = 0 V) | Parameter | Symbol | Cone | Conditions | | TYP | MAX | Unit | |-------------------------|---------|------------------|------------------|------------|--------|--------|--------| | Circuit current | Icc1 | Low-power consum | ption mode | _ | Note 3 | Note 3 | μΑ | | | Icc2 | High-speed mode | | _ | Note 3 | Note 3 | μΑ | | Common mode input | Vicm1 | Low-power consum | ption mode | Note 3 | _ | Note 3 | V | | range | Vicm2 | High-speed mode | | Note 3 | _ | Note 3 | V | | Output voltage range | Vo1 | Low-power consum | ption mode | Note 3 | _ | Note 3 | V | | | Vo2 | High-speed mode | | Note 3 | _ | Note 3 | V | | Input offset voltage | Fioff | Low-power consum | ption mode | <b>-</b> 7 | _ | 7 | mV | | Note 1, Note 2 | | High-speed mode | | Note 3 | _ | Note 3 | mV | | Open gain | Av | | | Note 3 | Note 3 | _ | dB | | Gain-bandwidth (GB) | GBW1 | Low-power consum | ption mode | _ | Note 3 | _ | MHz | | product | GBW2 | High-speed mode | | _ | Note 3 | _ | MHz | | Phase margin | PM | CL = 22 pF | | Note 3 | _ | _ | deg | | Gain margin | GM | CL = 20 pF | | Note 3 | _ | _ | dB | | Equivalent input noise | Vnoise1 | f = 1 kHz | Low-power | _ | Note 3 | _ | nV/√Hz | | | Vnoise2 | f = 10 kHz | consumption mode | _ | Note 3 | _ | nV/√Hz | | | Vnoise3 | f = 1 kHz | High-speed mode | _ | Note 3 | _ | nV/√Hz | | | Vnoise4 | f = 2 kHz | | _ | Note 3 | _ | nV/√Hz | | Power supply reduction | PSRR | | | _ | Note 3 | _ | dB | | ratio | | | | | | | | | Common mode signal | CMPR | | | _ | Note 3 | _ | dB | | reduction ratio | | | | | | | | | Operation stabilization | Tstd1 | CL = 20 pF | Low-power | _ | Note 3 | Note 3 | μs | | wait time | | | consumption mode | | | | | | | Tstd2 | CL = 20 pF | High-speed mode | _ | Note 3 | Note 3 | μs | | Settling time | Tset1 | CL = 20 pF | Low-power | _ | Note 3 | Note 3 | μs | | | | | consumption mode | | | | | | | Tset2 | CL = 20 pF | High-speed mode | _ | Note 3 | Note 3 | μs | | Slew rate | Tselw1 | CL = 20 pF | Low-power | Note 3 | Note 3 | _ | V/µs | | | | | consumption mode | | | | | | | Tselw2 | CL = 20 pF | High-speed mode | Note 3 | Note 3 | _ | V/µs | | Load current | lload1 | Low-power consum | ption mode | Note 3 | _ | Note 3 | μΑ | | | Iload2 | High-speed mode | High-speed mode | | | Note 3 | μΑ | | Load capacitance | CL | | | _ | | Note 3 | pF | | Analog MUX ON | Ron | One channel | | _ | | Note 3 | kΩ | | resistance | | | | | | | | **Note 1.** MAX. value is the average value $\pm 3\sigma$ at normalized distribution. Note 2. These values are the results of characteristic evaluation. Note 3. The reference value is not available. ## 2.6.6 General purpose Operational amplifier characteristics (Ta = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, AVss = Vss = 0 V) | Parameter | Symbol | Co | onditions | MIN. | TYP. | MAX. | Unit | |------------------------------------|---------|----------------|---------------------------------|------|------|----------|--------| | Circuit current | lcc1 | Low-power cons | umption mode | | 2 | 4 | μΑ | | | lcc2 | High-speed mod | е | | 140 | 280 | μΑ | | Common mode input range | Vicm1 | Low-power cons | umption mode | 0.2 | | AVDD-0.5 | V | | | Vicm2 | High-speed mod | е | 0.3 | | AVDD-0.6 | V | | Output voltage range | Vo1 | Low-power cons | umption mode | 0.1 | | AVDD-0.1 | V | | | Vo2 | High-speed mod | е | 0.1 | | AVDD-0.1 | V | | Input offset voltage | Fioff | 3σ | | -10 | | +10 | mV | | Open gain | Av | | | 60 | 120 | | dB | | Gain-bandwidth (GB) product | GBW1 | Low-power cons | umption mode | | 0.04 | | MHz | | | GBW2 | High-speed mod | е | | 1.7 | | MHz | | Phase margin | PM | CL = 20 pF | | 50 | | | deg | | Gain margin | GM | CL = 20 pF | | 10 | | | dB | | Equivalent input noise | Vnoise1 | f = 1 kHz | Low-power con- | | 230 | | nV/√Hz | | | Vnoise2 | f = 10 kHz | sumption mode | | 200 | | nV/√Hz | | | Vnoise3 | f = 1 kHz | High-speed mode | | 90 | | nV/√Hz | | | Vnoise4 | f = 2 kHz | | | 70 | | nV/√Hz | | Power supply reduction ratio | PSRP | | | | 90 | | dB | | Common mode signal reduction ratio | CMPR | | | | 90 | | dB | | Operation stabilization wait time | Tstd1 | CL = 20 pF | Low-power con-<br>sumption mode | | | 650 | μS | | | Tstd2 | CL = 20 pF | High-speed mode | | | 13 | μS | | Settling time | Tset1 | CL = 20 pF | Low-power con-<br>sumption mode | | | 750 | μS | | | Tset2 | CL = 20 pF | High-speed mode | | | 13 | μS | | Slew rate | Tselw1 | CL = 20 pF | Low-power con-<br>sumption mode | | 0.02 | | V/μs | | | Tselw2 | CL = 20 pF | High-speed mode | | 1.1 | | V/μs | | Load current | lload1 | Low-power cons | umption mode | -100 | | 100 | μА | | | lload2 | High-speed mod | e | -100 | | 100 | μА | | Load capacitance | CL | | | | | 20 | pF | ## 2.6.7 Voltage reference (Ta = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------|--------|---------------------------------|-------|-------|-------|------| | Reference volt- | VREF1 | VSEL = 00, 2.65 V ≤ AVDD ≤ 3.6V | 2.425 | 2.5 | 2.575 | V | | age output | VREF2 | VSEL = 01, 2.2 V ≤ AVDD ≤ 3.6V | 1.987 | 2.048 | 2.109 | V | | | VREF3 | VSEL = 10, 2.0 V ≤ AVDD ≤ 3.6V | 1.746 | 1.8 | 1.854 | V | | | VREF4 | VSEL = 11, 1.8 V ≤ AVDD ≤ 3.6V | 1.455 | 1.5 | 1.545 | V | | Settling time | | From power-on to AVDD set | | | 50 | ms | | Load current of the VREFOUT pin | ILoad | | | | 200 | μΑ | - Note 1. Connect AVREFP/AVREFOUT pins to the ground via a tantalum capacitor (capacity: 10 $\mu$ F ±30%, ESR: 2 $\Omega$ (max.), ESL: 10 nH (max.)) and a ceramic capacitor (capacity: 0.1 $\mu$ F ±30%, ESR: 2 $\Omega$ (max.), ESL: 10nH (max.)). - **Note 2.** The values specified in the Reference voltage output column apply when a load is stable. These values cannot be guaranteed when the load is variable. - **Note 3.** Total load current, including the load current when VREFOUT is in use for the on-chip A/D converter and D/A converter reference potential. When VREFOUT is in use for the on-chip A/D converter load reference, the maximum load current is 55 $\mu$ A. When VREFOUT is in use for the on-chip D/A converter (channel 1), the maximum load current is 55 $\mu$ A. ### 2.6.8 POR circuit characteristics #### $(TA = -40 \text{ to } +85 ^{\circ}\text{C}, Vss = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------|--------|----------------------------------|------|------|------|------| | Detection voltage | VPOR | Power supply rise time | 1.47 | 1.51 | 1.55 | V | | | VPDR | Power supply fall timeNote 1 | 1.46 | 1.50 | 1.54 | V | | Minimum pulse width Note 2 | TpW1 | Other than STOP/SUB HALT/SUB RUN | 300 | | | μS | | | TPW2 | STOP/SUB HALT/SUB RUN | 300 | | | μS | - **Note 1.** If the power supply voltage falls while the voltage detector is off, be sure to either shift to STOP mode or execute a reset by using the voltage detector or external reset pin before the power supply voltage falls below the minimum operating voltage specified in 2.4 AC Characteristics. - Note 2. Minimum time required for a POR reset when V<sub>DD</sub> exceeds below V<sub>PDR</sub>. This is also the minimum time required for a POR reset from when V<sub>DD</sub> exceeds below 0.7 V to when V<sub>DD</sub> exceeds V<sub>POR</sub> while STOP mode is entered or the main system clock is stopped through setting bit 0 (HIOSTOP) and bit 7 (MSTOP) in the clock operation status control register (CSC). ## 2.6.9 1/2 AVDD voltage output #### LVD Detection Voltage of Reset Mode and Interrupt Mode (TA = -40 to +85 °C, 1.8 V $\leq$ AVDD $\leq$ VDD $\leq$ 3.6 V, AVSS = VSS = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------|--------|------------|------|------|------|------| | Output voltage accuracy | | | -4.0 | | +4.0 | % | | Sampling time for the corresponding channel | | | 20.0 | | | μ\$ | ### 2.6.10 LVD circuit characteristics ## LVD Detection Voltage of Reset Mode and Interrupt Mode (TA = -40 to +85 °C, $\overrightarrow{V}$ PDR $\leq$ VDD $\leq$ 3.6 V, $\overrightarrow{V}$ SS = 0 V) | | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------|----------------------|--------|------------------------|------|------|------|------| | Detection | Supply voltage level | VLVD2 | Power supply rise time | 3.07 | 3.13 | 3.19 | V | | voltage | | | Power supply fall time | 3.00 | 3.06 | 3.12 | V | | | | VLVD3 | Power supply rise time | 2.96 | 3.02 | 3.08 | V | | | | | Power supply fall time | 2.90 | 2.96 | 3.02 | V | | | | VLVD4 | Power supply rise time | 2.86 | 2.92 | 2.97 | V | | | | | Power supply fall time | 2.80 | 2.86 | 2.91 | V | | | | VLVD5 | Power supply rise time | 2.76 | 2.81 | 2.87 | V | | | | | Power supply fall time | 2.70 | 2.75 | 2.81 | V | | | | VLVD6 | Power supply rise time | 2.66 | 2.71 | 2.76 | V | | | | | Power supply fall time | 2.60 | 2.65 | 2.70 | V | | | | VLVD7 | Power supply rise time | 2.56 | 2.61 | 2.66 | V | | | | | Power supply fall time | 2.50 | 2.55 | 2.60 | V | | | | VLVD8 | Power supply rise time | 2.45 | 2.50 | 2.55 | V | | | | | Power supply fall time | 2.40 | 2.45 | 2.50 | V | | | | VLVD9 | Power supply rise time | 2.05 | 2.09 | 2.13 | V | | | | | Power supply fall time | 2.00 | 2.04 | 2.08 | V | | | | VLVD10 | Power supply rise time | 1.94 | 1.98 | 2.02 | V | | | | | Power supply fall time | 1.90 | 1.94 | 1.98 | V | | | | VLVD11 | Power supply rise time | 1.84 | 1.88 | 1.91 | V | | | | | Power supply fall time | 1.80 | 1.84 | 1.87 | V | | Minimum pul | lse width | tLW | | 300 | | | μS | | Detection de | elay time | | | | | 300 | μS | Caution Set the detection voltage (VLVD) to be within the operating voltage range. The operating voltage range depends on the setting of the user option byte (000C2H/010C2H). The following shows the operating voltage range. HS (high-speed main) mode: VDD = 2.7 to 3.6 V @ 1 MHz to 24 MHz VDD = 2.4 to 3.6 V @ 1 MHz to 16 MHz LS (low-speed main) mode: VDD = 1.8 to 3.6 V @ 1 MHz to 8 MHz ### LVD Detection Voltage of Interrupt & Reset Mode (TA = -40 to +85 °C, VPDR $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | | Cond | itions | MIN. | TYP. | MAX. | Unit | |---------------------|--------|--------|------------------------------------------------------|------------------------------|------|------|------|------| | Interrupt and reset | VLVDB0 | VPOC0, | VPOC1, VPOC2 = 0, 0, 1, fal | ling reset voltage: 1.8 V | 1.80 | 1.84 | 1.87 | V | | mode | VLVDB1 | | LVIS0, LVIS1 = 1, 0 | Rising release reset voltage | 1.94 | 1.98 | 2.02 | V | | | | | | Falling interrupt voltage | 1.90 | 1.94 | 1.98 | V | | | VLVDB2 | | LVIS0, LVIS1 = 0, 1 | Rising release reset voltage | 2.05 | 2.09 | 2.13 | V | | | | | | Falling interrupt voltage | 2.00 | 2.04 | 2.08 | V | | | VLVDB3 | | LVIS0, LVIS1 = 0, 0 | Rising release reset voltage | 3.07 | 3.13 | 3.19 | V | | | | | | Falling interrupt voltage | 3.00 | 3.06 | 3.12 | V | | | VLVDC0 | VPOC0, | VPOC1, VPOC2 = 0, 1, 0, falling reset voltage: 2.4 V | | | 2.45 | 2.50 | V | | | VLVDC1 | | LVIS0, LVIS1 = 1, 0 | Rising release reset voltage | 2.56 | 2.61 | 2.66 | V | | | | | | Falling interrupt voltage | 2.50 | 2.55 | 2.60 | V | | | VLVDC2 | | LVIS0, LVIS1 = 0, 1 | Rising release reset voltage | 2.66 | 2.71 | 2.76 | V | | | | | | Falling interrupt voltage | 2.60 | 2.65 | 2.70 | V | | | VLVDD0 | VPOC0, | VPOC1, VPOC2 = 0, 1, 1, fal | ling reset voltage: 2.7 V | 2.70 | 2.75 | 2.81 | V | | | VLVDD1 | | LVIS0, LVIS1 = 1, 0 | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V | | | | | | Falling interrupt voltage | 2.80 | 2.86 | 2.91 | V | | | VLVDD2 | | LVIS0, LVIS1 = 0, 1 | Rising release reset voltage | 2.96 | 3.02 | 3.08 | V | | | | | | Falling interrupt voltage | 2.90 | 2.96 | 3.02 | V | ### 2.6.11 Low-resistance switch $T_{A}$ = -40 to + $85^{\circ}C,~1.8~V \leq AV_{DD} \leq V_{DD} \leq 3.6~V,~AV_{SS}$ = $V_{SS}$ = 0 V | Parameter | Symbo | Conditions | MIN | TYP | MAX | Unit | |-----------------|-------|-----------------------|-----|-----|-----|------| | ON resistance 1 | Ron1 | AMP0OPD, AMP1OPD | | 16 | 50 | | | | | Load current < 0.1 mA | _ | 10 | 30 | Ω | | ON resistance 2 | Ron2 | AMP2OPD | | 10 | 30 | | | | | Load current < 0.1 mA | _ | 10 | 30 | | | Load current | Icas | _ | _ | _ | 0.1 | mA | #### [Reference value for design (not guaranteed)] We can provide the design reference values for the low-resistance switch. Note, however, that these values are not guaranteed and can only be used as a reference when using this function. See below for details. TA = 0 to + $50^{\circ}$ C, $2.0 \text{ V} \le \text{AVDD} \le \text{VDD} \le 3.6 \text{ V}$ , AVss = Vss = 0 V | Parameter | Symbol | Conditions | MIN | TYP | MAX | Unit | | |--------------------------------|--------|-----------------------|-----|---------|--------|------|--| | ON resistance 1 Note 1, Note 2 | Ron1 | AMP0OPD, AMP1OPD | | Note 3 | 26 | | | | | | Load current < 0.1 mA | _ | ivote 3 | | Ω | | | ON resistance 2 Note 1, Note 2 | Ron2 | AMP2OPD | | Note 3 | 15 | | | | | | Load current < 0.1 mA | _ | ivote 3 | 15 | | | | Load current | Icas | _ | _ | _ | Note 3 | mA | | - **Note 1.** MAX. value is the average value $\pm 3\sigma$ at normalized distribution. - **Note 2.** These values are the results of characteristic evaluation. - Note 3. The reference value is not available. ## 2.7 Power supply voltage rising slope characteristics $(TA = -40 \text{ to } +85 \,^{\circ}\text{C}, \, \text{Vss} = 0 \, \text{V})$ | Parameter | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|------------|------|------|------|------| | Power supply voltage rising slope | SVDD | | | 54 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 2.4 AC Characteristics. ## 2.8 LCD Characteristics ## 2.8.1 Resistance division method #### (1) Static display mode (TA = -40 to +85 °C, VL4 (MIN.) $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|--------|------------|------|------|------|------| | LCD drive voltage | VL4 | | 2.0 | | VDD | V | ## (2) 1/2 bias method, 1/4 bias method (TA = -40 to +85 °C, VL4 (MIN.) $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|--------|------------|------|------|------|------| | LCD drive voltage | VL4 | | 2.7 | | VDD | V | #### (3) 1/3 bias method (TA = -40 to +85 °C, VL4 (MIN.) $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------|-----------------|------------|------|------|------|------| | LCD drive voltage | V <sub>L4</sub> | | 2.5 | | VDD | V | ## 2.8.2 Internal voltage boosting method #### (1) 1/3 bias method (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Conc | ditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|---------|-------------------|------------|--------------------------|-------|-------|------| | LCD output voltage variation range | VL1 | C1 to C4 Note 1 | VLCD = 04H | 0.90 | 1.00 | 1.08 | V | | | | = 0.47 μF Note 2 | VLCD = 05H | 0.95 | 1.05 | 1.13 | V | | | | | VLCD = 06H | 1.00 | 1.10 | 1.18 | V | | | | | VLCD = 07H | 1.05 | 1.15 | 1.23 | V | | | | | VLCD = 08H | 1.10 | 1.20 | 1.28 | V | | | | | VLCD = 09H | 1.15 | 1.25 | 1.33 | V | | | | | VLCD = 0AH | 1.20 | 1.30 | 1.38 | V | | | | | VLCD = 0BH | 1.25 | 1.35 | 1.43 | V | | | | | VLCD = 0CH | 1.30 | 1.40 | 1.48 | V | | | | | VLCD = 0DH | 1.35 | 1.45 | 1.53 | V | | | | | VLCD = 0EH | 1.40 | 1.50 | 1.58 | V | | | | | VLCD = 0FH | 1.45 | 1.55 | 1.63 | V | | | | | VLCD = 10H | 1.50 | 1.60 | 1.68 | V | | | | | VLCD = 11H | 1.55 | 1.65 | 1.73 | V | | | | | VLCD = 12H | 1.60 | 1.70 | 1.78 | V | | | | | VLCD = 13H | 1.65 | 1.75 | 1.83 | V | | Doubler output voltage | VL2 | C1 to C4 Note 1 = | - 0.47 μF | 2 V <sub>L1</sub> - 0.1 | 2 VL1 | 2 VL1 | V | | Tripler output voltage | VL4 | C1 to C4 Note 1 = | = 0.47 μF | 3 V <sub>L1</sub> - 0.15 | 3 VL1 | 3 VL1 | V | | Reference voltage setup time Note 2 | tvwait1 | | | 5 | | | ms | | Voltage boost wait time Note 3 | tvwait2 | C1 to C4 Note 1 = | = 0.47μF | 500 | | | ms | - Note 1. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between VL1 and GND - C3: A capacitor connected between VL2 and GND - C4: A capacitor connected between VL4 and GND - C1 = C2 = C3 = C4 = $0.47 \mu F \pm 30\%$ - Note 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1). - Note 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1). ### (2) 1/4 bias method (Ta = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Cond | ditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|------------------|-------------------|------------|--------------------------|-------|-------------------|------| | LCD output voltage variation range | V <sub>L</sub> 1 | C1 to C5 Note 1 | VLCD = 04H | 0.90 | 1.00 | 1.08 | V | | | | = 0.47 μF Note 2 | VLCD = 05H | 0.95 | 1.05 | 1.13 | V | | | | | VLCD = 06H | 1.00 | 1.10 | 1.18 | V | | | | | VLCD = 07H | 1.05 | 1.15 | 1.23 | V | | | | | VLCD = 08H | 1.10 | 1.20 | 1.28 | V | | | | | VLCD = 09H | 1.15 | 1.25 | 1.33 | V | | | | | VLCD = 0AH | 1.20 | 1.30 | 1.38 | V | | Doubler output voltage | VL2 | C1 to C5 Note 1 = | = 0.47 μF | 2 V <sub>L1</sub> - 0.08 | 2 VL1 | 2 V <sub>L1</sub> | V | | Tripler output voltage | VL3 | C1 to C5 Note 1 = | = 0.47 μF | 3 V <sub>L1</sub> - 0.12 | 3 VL1 | 3 V <sub>L1</sub> | V | | Quadruply output voltage | VL4 | C1 to C5 Note 1 = | = 0.47 μF | 4 V <sub>L1</sub> - 0.16 | 4 VL1 | 4 V <sub>L1</sub> | V | | Reference voltage setup time Note 2 | tvwait1 | | | 5 | | | ms | | Voltage boost wait time Note 3 | tvwait2 | C1 to C5 Note 1 = | = 0.47μF | 500 | | | ms | - Note 1. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between VL1 and GND - C3: A capacitor connected between VL2 and GND - C4: A capacitor connected between VL3 and GND - C5: A capacitor connected between VL4 and GND - $C1 = C2 = C3 = C4 = C5 = 0.47 \mu F \pm 30\%$ - **Note 2.** This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET1 and MDSET0 bits of the LCDM0 register to 01B) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1). - Note 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1). ## 2.8.3 Capacitor split method #### (1) 1/3 bias method (TA = -40 to +85 °C, 2.2 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------|-----------------|---------------------------|---------------------------|---------|---------------------------|------| | VL4 voltage | VL4 | C1 to C4 = 0.47 µF Note 2 | | VDD | | V | | VL2 voltage | V <sub>L2</sub> | C1 to C4 = 0.47 µF Note 2 | 2/3 V <sub>L4</sub> - 0.1 | 2/3 VL4 | 2/3 V <sub>L4</sub> + 0.1 | V | | V <sub>L1</sub> voltage | V <sub>L1</sub> | C1 to C4 = 0.47 µF Note 2 | 1/3 VL4 - 0.1 | 1/3 VL4 | 1/3 VL4 + 0.1 | V | | Capacitor split wait time Note 1 | tvwait | | 100 | | | ms | Note 1. This is the wait time from when voltage bucking is started (VLCON = 1) until display is enabled (LCDON = 1). Note 2. This is a capacitor that is connected between voltage pins used to drive the LCD. C1: A capacitor connected between CAPH and CAPL C2: A capacitor connected between V<sub>L1</sub> and GND C3: A capacitor connected between VL2 and GND C4: A capacitor connected between VL4 and GND $C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$ #### 2.9 RAM data retention characteristics #### $(TA = -40 \text{ to } +85 ^{\circ}\text{C}, Vss = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|-----------|------|------|------| | Data retention supply voltage | VDDDR | | 1.46 Note | | 3.6 | V | **Note** The value depends on the POR detection voltage. When the voltage drops, the RAM data is retained before a POR reset is effected, but RAM data is not retained when a POR reset is effected. ## 2.10 Flash Memory Programming Characteristics #### $(T_A = -40 \text{ to } +85 \text{ °C}, 1.8 \text{ V} \le V_{DD} \le 3.6 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|--------|--------------------------------|-----------|---------|-----------|------|-------| | System clock frequency | fclk | $2.4~V \leq V_{DD} \leq 3.6~V$ | | 1 | | 24 | MHz | | Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr | Retained for 20 years | TA = 85°C | 1,000 | | | Times | | Number of data flash rewrites | | Retained for 1 year | TA = 25°C | | 1,000,000 | | | | Notes 1, 2, 3 | | Retained for 5 years | TA = 85°C | 100,000 | | | | | | | Retained for 20 years | TA = 85°C | 10,000 | | | | **Note 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. ## 2.11 Dedicated Flash Memory Programmer Communication (UART) (Ta = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | | 1,000,000 | bps | Note 2. When using flash memory programmer and Renesas Electronics self programming library **Note 3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation. ## 2.12 Timing Specs for Switching Modes (TA = -40 to +85 °C, 1.8 V $\leq$ VDD $\leq$ 3.6 V, Vss = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|------|------|------|------| | How long from when an external reset ends until the initial communication settings are specified | tsuinit | POR and LVD reset must end before the external reset ends. | | | 100 | ms | | How long from when the TOOL0 pin is placed at the low level until an external reset ends | tsu | POR and LVD reset must end before the external reset ends. | 10 | | | μS | | Time to hold the TOOL0 pin at the low level after an external reset is released (excluding the processing time of the firmware to control the flash memory) | thd | POR and LVD reset must end before the external reset ends. | 1 | | | ms | - <1> The low level is input to the TOOL0 pin. - <2> The external reset ends (POR and LVD reset must end before the external reset ends.). - <3> The TOOL0 pin is set to the high level. - <4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting. Remark tsuinit: The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from tsu: How long from when the TOOL0 pin is placed at the low level until an external reset ends thd: Time to hold the TOOL0 pin at the low level after an external reset is released (excluding the processing time of the firmware to control the flash memory) ## 3. PACKAGE DRAWINGS ## 3.1 80-pin products R5F11MMDAFB, R5F11MMEAFB, R5F11MMFAFB RL78/L1A 3. PACKAGE DRAWINGS ## 3.2 100-pin products R5F11MPEAFB, R5F11MPFAFB, R5F11MPGAFB | REVISION HISTORY | RL78/L1A Datasheet | |------------------|--------------------| |------------------|--------------------| | Rev. | Date | | Description | |-------|--------------|------|----------------------| | ixev. | Rev. Date | Page | Summary | | 1.00 | Aug 12, 2016 | _ | First Edition issued | SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc. All trademarks and registered trademarks are the property of their respective owners. #### NOTES FOR CMOS DEVICES - (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN). - (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device. - (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices. - (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions. - (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device. - (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device. #### Notice - Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the - 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below "Standard": Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances: machine tools: personal electronic equipment: and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics - 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics - nt may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. #### SALES OFFICES ## Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information California Eastern Laboratories, Inc. 4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A Tel: +1-408-919-2500, Fax: +1-408-988-0279 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited ntury Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong t 1601-1611, 16/F., Tower 2, Grand Cen : +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141 © 2016 Renesas Electronics Corporation. All rights reserved. Colophon 5.0