# S3A6 Group Microcontrollers **Datasheet** Renesas Synergy<sup>TM</sup> Platform Synergy Microcontrollers S3 Series All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Electronics Corp. website (http://www.renesas.com). #### Notice - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other disputes involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawing, chart, program, algorithm, application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 4. You shall not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics products. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (space and undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. - 6. When using the Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat radiation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions or failure or accident arising out of the use of Renesas Electronics products beyond such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please ensure to implement safety measures to guard them against the possibility of bodily injury, injury or damage caused by fire, and social damage in the event of failure or malfunction of Renesas Electronics products, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures by your own responsibility as warranty for your products/system. Because the evaluation of microcomputer software alone is very difficult and not practical, please evaluate the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please investigate applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive carefully and sufficiently and use Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall not use Renesas Electronics products or technologies for (1) any purpose relating to the development, design, manufacture, use, stockpiling, etc., of weapons of mass destruction, such as nuclear weapons, chemical weapons, or biological weapons, or missiles (including unmanned aerial vehicles (UAVs)) for delivering such weapons, (2) any purpose relating to the development, design, manufacture, or use of conventional weapons, or (3) any other purpose of disturbing international peace and security, and you shall not sell, export, lease, transfer, or release Renesas Electronics products or technologies to any third party whether directly or indirectly with knowledge or reason to know that the third party or any other party will engage in the activities described above. When exporting, selling, transferring, etc., Renesas Electronics products or technologies, you shall comply with any applicable export control laws and regulations promulgated and administered by the governments of the countries asserting jurisdiction over the parties or transactions. - 10. Please acknowledge and agree that you shall bear all the losses and damages which are incurred from the misuse or violation of the terms and conditions described in this document, including this notice, and hold Renesas Electronics harmless, if such misuse or violation results from your resale or making Renesas Electronics products available any third party. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. #### **General Precautions** #### 1. Precaution against Electrostatic Discharge (ESD) A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices. #### 2. Processing at power-on The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified. #### 3. Input of signal during power-off state Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation. #### 4. Handling of unused pins Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. #### 5. Clock signals After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable. #### 6. Voltage application waveform at input pin Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.). #### 7. Prohibition of access to reserved addresses Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed. #### 8. Differences between products Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product. S3A6 Group MCUs (High Efficiency MCUs) 32-bit ARM® Cortex®-M4 Microcontroller High efficiency 48-MHz ARM Cortex-M4 microcontroller, 256-KB code flash memory, 32-KB SRAM, Segment LCD Controller, Capacitive Touch Sensing Unit, USB 2.0 Full-Speed, 14-Bit A/D Converter, 12-Bit D/A Converter, security and safety features. ### **Features** #### ■ ARM Cortex-M4 Core with Floating Point Unit (FPU) - · ARMv7E-M architecture with DSP instruction set - Maximum operating frequency: 48 MHz - Support for 4-GB address space - ARM Memory Protection Unit (MPU) with 8 regions - Debug and Trace: ITM, DWT, FPB, TPIU, ETB - CoreSight debug port: JTAG-DP and SW-DP - 256-KB code flash memory - 8-KB data flash memory (up to 100,000 erase/write cycles) - 32-KB SRAM - Flash Cache (FCACHE) - Memory Protection Units - 128-bit unique ID #### ■ Connectivity - USB 2.0 Full-Speed Module (USBFS) - On-chip transceiver with voltage regulator - Compliant with USB Battery Charging Specification 1.2 - Serial Communications Interface (SCI) × 4 - UART - Simple I2C - Simple SPI - Serial Peripheral Interface (SPI) × 2 - I<sup>2</sup>C bus interface (IIC) × 2 - CAN module (CAN) - Serial Sound Interface Enhanced (SSIE) #### ■ Analog - 14-Bit A/D Converter (ADC14) - 12-Bit D/A Converter (DAC12) - 8-Bit D/A Converter (DAC8) ×2 (for ACMPLP) - Low-Power Analog Comparator (ACMPLP) × 2 - Operational Amplifier (OPAMP) × 4 - Temperature Sensor (TSN) #### **■ Timers** - General PWM Timer 32-Bit (GPT32) × 2 - General PWM Timer 16-Bit (GPT16) × 6 - Asynchronous General-Purpose Timer (AGT) × 2 - Watchdog Timer (WDT) #### ■ Safety - ECC in SRAM - SRAM parity error check - · Flash area protection - ADC self-diagnosis function - Clock Frequency Accuracy Measurement Circuit (CAC) Cyclic Redundancy Check (CRC) calculator - Data Operation Circuit (DOC) - Port Output Enable for GPT (POEG) - Independent Watchdog Timer (IWDT) - GPIO readback level detection - Register write protection - Main oscillator stop detection - · Illegal memory access #### ■ System and Power Management - Low power modes - Realtime Clock (RTC) with calendar and Battery Backup support - Event Link Controller (ELC) - DMA Controller (DMAC) × 4 - Data Transfer Controller (DTC) - Key Interrupt Function (KINT) - Power-on reset - · Low voltage detection with voltage settings #### ■ Security and Encryption - AES128/256 - GHASH - True Random Number Generator (TRNG) #### ■ Human Machine Interface (HMI) - Segment LCD Controller (SLCDC) - Up to 38 segments $\times$ 4 commons - Up to 34 segments × 8 commons - Capacitive Touch Sensing Unit (CTSU) #### Multiple Clock Sources - Main clock oscillator (MOSC) - (1 to 20 MHz when VCC = 2.4 to 5.5 V) - (1 to 8 MHz when VCC = 1.8 to 2.4 V) - (1 to 4 MHz when VCC = 1.6 to 1.8 V) - Sub-clock oscillator (SOSC) (32.768 kHz) - High-speed on-chip oscillator (HOCO) (24, 32, 48, 64 MHz when VCC = 2.4 to 5.5 V) - (24, 32, 48 MHz when VCC = 1.8 to 5.5 V) - (24, 32 MHz when VCC = 1.6 to 5.5 V) - Middle-speed on-chip oscillator (MOCO) (8 MHz) - Low-speed on-chip oscillator (LOCO) (32.768 kHz) - Independent watchdog timer OCO (15 kHz) Clock trim function for HOCO/MOCO/LOCO - · Clock out support ### ■ General Purpose I/O Ports - Up to 84 input/output pins - Up to 3 CMOS input - Up to 81 CMOS input/output - Up to 9 input/output 5 V tolerant - Up to 2 pins high current (20 mA) ### ■ Operating Voltage VCC: 1.6 to 5.5 V #### Operating Temperature and Packages - $Ta = -40^{\circ}C \text{ to } +85^{\circ}C$ - 100-pin LGA (7mm × 7mm, 0.65mm pitch) - $Ta = -40^{\circ}C \text{ to } +105^{\circ}C$ - 100-pin LQFP (14 mm × 14 mm, 0.5 mm pitch) - 64-pin LQFP (10 mm × 10 mm, 0.5 mm pitch) - 64-pin QFN (8 mm $\times$ 8 mm, 0.4 mm pitch) - 48-pin LQFP (7mm $\times$ 7mm, 0.5mm pitch) - 48-pin QFN (7mm $\times$ 7mm, 0.5mm pitch) - 40-pin QFN (6mm × 6mm, 0.5mm pitch) ### Overview The S3A6 Group MCUs integrate multiple series of software- and pin-compatible ARM®-based 32-bit MCUs that share a common set of Renesas peripherals to facilitate design scalability and efficient platform-based product development. The MCU provides an optimal combination of low-power, high-performance ARM Cortex®-M4 core running up to 48 MHz with the following features: - 256-KB code flash memory - 32-KB SRAM - Segment LCD Controller (SLCDC) - Capacitive Touch Sensing Unit (CTSU) - USB 2.0 Full-Speed Module (USBFS) - 14-bit A/D Converter (ADC14) - 12-bit D/A Converter (DAC12) - Security features. #### 1.1 Function Outline Table 1.1 ARM core | Feature | Functional description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ARM Cortex-M4 | Maximum operating frequency: up to 48 MHz ARM Cortex-M4: Revision: r0p1-01rel0 ARMv7E-M architecture profile Single precision floating-point unit compliant with the ANSI/IEEE Std 754-2008 ARM Memory Protection Unit (MPU): ARMv7 Protected Memory System Architecture 8 protect regions SysTick timer: Driven by LOCO clock | Table 1.2 Memory | Feature | Functional description | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Code flash memory | Maximum 256 KB code flash memory. See section 44, Flash Memory in User's Manual. | | Data flash memory | 8 KB data flash memory. See section 44, Flash Memory in User's Manual. | | Option-setting memory | The option-setting memory determines the state of the MCU after a reset. See section 6, Option-Setting Memory in User's Manual. | | SRAM | On-chip high-speed SRAM with either parity bit or Error Correction Code (ECC). An area in SRAM0 provides error correction capability using ECC. See section 43, SRAM in User's Manual. | Table 1.3 System (1 of 2) | Feature | Functional description | |-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Operating mode | Two operating modes: - Single-chip mode - SCI/USB boot mode. See section 3, Operating Modes in User's Manual. | | Reset | 14 types of resets: RES pin reset Power-on reset VBATT selected voltage power on reset Independent watchdog timer reset Voltage monitor 0 reset Voltage monitor 1 reset Voltage monitor 2 reset SRAM parity error reset SRAM ECC error reset Bus master MPU error reset Bus slave MPU error reset Stack pointer error reset Software reset. See section 5, Resets in User's Manual. | | Low Voltage Detection (LVD) | The Low Voltage Detection (LVD) monitors the voltage level input to the VCC pin, and the detection level can be selected using a software program. See section 7, Low Voltage Detection (LVD) in User's Manual. | | Clock | Main clock oscillator (MOSC) Sub-clock oscillator (SOSC) High-speed on-chip oscillator (HOCO) Middle-speed on-chip oscillator (MOCO) Low-speed on-chip oscillator (LOCO) PLL frequency synthesizer Independent watchdog timer on-chip oscillator Clock out support. See section 8, Clock Generation Circuit in User's Manual. | | Clock Frequency Accuracy<br>Measurement Circuit (CAC) | The Clock Frequency Accuracy Measurement Circuit (CAC) is used to check the system clock frequency with a reference clock signal by counting the number of pulses of the system clock to be measured. The reference clock can be provided externally through a CACREF pin or internally from various on-chip oscillators. Event signals can be generated when the clock does not match or measurement ends. This feature is particularly useful in implementing a fail-safe mechanism for home and industrial automation applications. See section 9, Clock Frequency Accuracy Measurement Circuit (CAC) in User's Manual. | | Interrupt Controller Unit (ICU) | The Interrupt Controller Unit (ICU) controls which event signals are linked to the NVIC/DTC module and DMAC module. The ICU also controls NMI interrupts. See section 13, Interrupt Controller Unit (ICU) in User's Manual. | | Key Interrupt Function (KINT) | A key interrupt can be generated by setting the Key Return Mode register (KRM) and inputting a rising or falling edge to the key interrupt input pins. See section 20, Key Interrupt Function (KINT) in User's Manual. | | Low Power Mode | Power consumption can be reduced in multiple ways, including setting clock dividers, stopping modules, selecting power control mode in normal operation, and transitioning to low power modes. See section 10, Low Power Modes in User's Manual. | | Battery Backup Function | A battery backup function is provided for partial powering by a battery. The battery powered area includes RTC, SOSC, LOCO, Wakeup Control, Backup Memory, VBATT_R Low Voltage Detection, and switch between VCC and VBATT. During normal operation, the battery powered area is powered by the main power supply, the VCC pin. When a VCC voltage drop is detected, the power source is switched to the dedicated battery backup power pin, the VBATT pin. When the voltage rises again, the power source is switched from the VBATT pin to the VCC pin. See section 11, Battery Backup Function in User's Manual. | | Register Write Protection | The register write protection function protects important registers from being overwritten due to software errors. See section 12, Register Write Protection in User's Manual. | ### Table 1.3 System (2 of 2) | Feature | Functional description | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Memory Protection Unit (MPU) | Four MPUs and a CPU stack pointer monitor function are provided. See section 15, Memory Protection Unit (MPU) in User's Manual. | | Watchdog Timer (WDT) | The Watchdog Timer (WDT) is a 14-bit down-counter. It can be used to reset the MCU when the counter underflows because the system has run out of control and is unable to refresh the WDT. In addition, a non-maskable interrupt or interrupt can be generated by an underflow. A refresh-permitted period can be set to refresh the counter and used as the condition to detect when the system runs out of control. See section 25, Watchdog Timer (WDT) in User's Manual. | | Independent Watchdog Timer (IWDT) | The Independent Watchdog Timer (IWDT) consists of a 14-bit down-counter that must be serviced periodically to prevent counter underflow. The IWDT provides functionality to reset the MCU or to generate a non-maskable interrupt/interrupt for a timer underflow. Because the timer operates with an independent, dedicated clock source, it is particularly useful in returning the MCU to a known state as a fail safe mechanism when the system runs out of control. The IWDT can be triggered automatically on a reset, underflow, or refresh error, or by a refresh of the count value in the registers. See section 26, Independent Watchdog Timer (IWDT) in User's Manual. | ### Table 1.4 Event link | Feature | Functional description | |-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Event Link Controller (ELC) | The Event Link Controller (ELC) uses the interrupt requests generated by various peripheral modules as event signals to connect them to different modules, enabling direct interaction between the modules without CPU intervention. See section 18, Event Link Controller (ELC) in User's Manual. | ### Table 1.5 Direct memory access | Feature | Functional description | |--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data Transfer Controller (DTC) | A Data Transfer Controller (DTC) module is provided for transferring data when activated by an interrupt request. See section 17, Data Transfer Controller (DTC) in User's Manual. | | DMA Controller (DMAC) | A 4-channel DMA Controller (DMAC) module is provided for transferring data without the CPU. When a DMA transfer request is generated, the DMAC transfers data stored at the transfer source address to the transfer destination address. See section 16, DMA Controller (DMAC) in User's Manual. | ### Table 1.6 Timers | Feature | Functional description | |---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General PWM Timer (GPT) | The General PWM Timer (GPT) is a 32-bit timer with 2 channels and a 16-bit timer with 6 channels. PWM waveforms can be generated by controlling the up-counter, down-counter, or the up- and down-counter. In addition, PWM waveforms can be generated for controlling brushless DC motors. The GPT can also be used as a general-purpose timer. See section 22, General PWM Timer (GPT) in User's Manual. | | Port Output Enable for GPT (POEG) | Use the Port Output Enable for GPT (POEG) function to place the General PWM Timer (GPT) output pins in the output disable state. See section 21, Port Output Enable for GPT (POEG) in User's Manual. | | Asynchronous General Purpose<br>Timer (AGT) | The Asynchronous General Purpose Timer (AGT) is a 16-bit timer that can be used for pulse output, external pulse width or period measurement, and counting of external events. This 16-bit timer consists of a reload register and a down-counter. The reload register and the down-counter are allocated to the same address, and they can be accessed with the AGT register. See section 23, Asynchronous General Purpose Timer (AGT) in User's Manual. | | Realtime Clock (RTC) | The Realtime Clock (RTC) has two counting modes, calendar count mode and binary count mode, that are controlled by the register settings. For calendar count mode, the RTC has a 100-year calendar from 2000 to 2099 and automatically adjusts dates for leap years. For binary count mode, the RTC counts seconds and retains the information as a serial value. Binary count mode can be used for calendars other than the Gregorian (Western) calendar. See section 24, Realtime Clock (RTC) in User's Manual. | Table 1.7 Communication interfaces (1 of 2) | Feature | Functional description | |-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Serial Communications Interface (SCI) | The Serial Communications Interface (SCI) is configurable to five asynchronous and synchronous serial interfaces: • Asynchronous interfaces (UART and asynchronous communications interface adapter (ACIA)) • 8-bit clock synchronous interface • Simple IIC (master-only) • Simple SPI • Smart card interface. The smart card interface complies with the ISO/IEC 7816-3 standard for electronic signals and transmission protocol. SCI0 and SCI1 have FIFO buffers to enable continuous and full-duplex communication, and the data transfer speed can be configured independently using an on-chip baud rate generator. See section 28, Serial Communications Interface (SCI) in User's Manual. | | I <sup>2</sup> C Bus Interface (IIC) | The 3-channel IIC module conforms with and provides a subset of the NXP I <sup>2</sup> C bus (Inter-Integrated Circuit bus) interface functions. See section 29, I2C Bus Interface (IIC) in User's Manual. | | Serial Peripheral Interface (SPI) | Two independent Serial Peripheral Interface (SPI) channels are capable of high-speed, full-duplex synchronous serial communications with multiple processors and peripheral devices. See section 31, Serial Peripheral Interface (SPI) in User's Manual. | | Serial Sound Interface Enhanced (SSIE) | The Serial Sound Interface Enhanced (SSIE) peripheral provides functionality to interface with digital audio devices for transmitting PCM audio data over a serial bus with this MCU. The SSIE supports an audio clock frequency of up to 50 MHz, and can be operated as a slave or master receiver, transmitter, or transceiver to suit various applications. The SSIE includes 8-stage FIFO buffers in the receiver and transmitter, and supports interrupts and DMA-driven data reception and transmission. See section 33, Serial Sound Interface Enhanced (SSIE) in User's Manual. | | Controller Area Network (CAN)<br>Module | The Controller Area Network (CAN) module provides functionality to receive and transmit data using a message-based protocol between multiple slaves and masters in electromagnetically noisy applications. The CAN module complies with the ISO 11898-1 (CAN 2.0A/CAN 2.0B) standard and supports up to 32 mailboxes, which can be configured for transmission or reception in normal mailbox and FIFO modes. Both standard (11-bit) and extended (29-bit) messaging formats are supported. See section 30, Quad Serial Peripheral Interface (QSPI) in User's Manual. | Table 1.7 Communication interfaces (2 of 2) | Feature | Functional description | |-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | USB 2.0 Full-Speed Module (USBFS) | The full-speed USB controller can operate as a host controller or device controller. The module supports full-speed and low-speed (host controller only) transfer as defined in the Universal Serial Bus Specification 2.0. The module has an internal USB transceiver and supports all of the transfer types defined in the Universal Serial Bus Specification 2.0. The USB has buffer memory for data transfer, providing a maximum of 10 pipes. PIPE1 to PIPE9 can be assigned any endpoint number based on the peripheral devices used for communication or based on the user system. The MCU supports version 1.2 of the battery charging specification. Because the MCU can be powered at 5 V, the USB LDO regulator provides the internal USB transceiver power supply 3.3 V. See section 27, USB 2.0 Full-Speed Module (USBFS) in User's Manual. | ### Table 1.8 Analog | Feature | Functional description | |--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14-bit A/D Converter (ADC14) | A 14-bit successive approximation A/D Converter is provided. Up to 25 analog input channels are selectable. Temperature sensor output and internal reference voltage are selectable for conversion. The A/D conversion accuracy is selectable from 12-bit and 14-bit conversion making it possible to optimize the tradeoff between speed and resolution in generating a digital value. See section 35, 14-Bit A/D Converter (ADC14) in User's Manual. | | 12-bit D/A Converter (DAC12) | The DAC12 converts data and includes an output amplifier. See section 36, 12-Bit D/A Converter (DAC12) in User's Manual. | | 8-bit D/A Converter (DAC8)<br>(for ACMPLP) | This MCU includes a 8-bit D/A converter without an output amplifier (DAC8). The DAC8 is used only the reference voltage for ACMPLP. See section 40, 8-Bit D/A Converter (DAC8) in User's Manual. | | Temperature Sensor (TSN) | The on-chip temperature sensor can be used to determine and monitor the die temperature for reliable operation of the device. The sensor outputs a voltage directly proportional to the die temperature, and the relationship between the die temperature and the output voltage is linear. The output voltage is provided to the ADC for conversion and can be further used by the end application. See section 37, Temperature Sensor (TSN) in User's Manual. | | Low-Power Analog Comparator<br>(ACMPLP) | Analog comparators can be used to compare a reference input voltage and analog input voltage. The comparison result can be read by software and also be output externally. The reference input voltage can be selected from an input to the CMPREFi(i = 0,1) pin, internal 8-bit D/A converter output, or the internal reference voltage (Vref) generated internally in the MCU. The ACMPLP response speed can be set before starting an operation. Setting high-speed mode decreases the response delay time, but increases current consumption. Setting low-speed mode increases the response delay time, but decreases current consumption. See section 39, Low Power Analog Comparator (ACMPLP) in User's Manual. | | Operational Amplifier (OPAMP) | Operational amplifiers can be used to amplify small analog input voltages and output the amplified voltages. A total of four differential operational amplifier units with two input pins and one output pin are provided. See section 38, Operational Amplifier (OPAMP) in User's Manual. | Table 1.9 Human machine interfaces | Feature | Functional description | |--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Segment LCD Controller (SLCDC) | The SLCDC provides the following functions: • Waveform A or B selectable • The LCD driver voltage generator can switch between internal voltage boosting method, capacitor split method, and external resistance division method • Automatic output of segment and common signals based on automatic display data register read • The reference voltage generated when operating the voltage boost circuit can be selected in 16 steps (contrast adjustment) • The LCD can be made to blink. See section 45, Segment LCD Controller (SLCDC) in User's Manual. | | Capacitive Touch Sensing Unit (CTSU) | The Capacitive Touch Sensing Unit (CTSU) measures the electrostatic capacitance of the touch sensor. Changes in the electrostatic capacitance are determined by software, which enables the CTSU to detect whether a finger is in contact with the touch sensor. The electrode surface of the touch sensor is usually enclosed with an electrical conductor so that a finger does not come into direct contact with the electrode. See section 41, Capacitive Touch Sensing Unit (CTSU) in User's Manual. | ### Table 1.10 Data processing | Feature | Functional description | |------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cyclic Redundancy Check (CRC) Calculator | The Cyclic Redundancy Check (CRC) generates CRC codes to detect errors in the data. The bit order of CRC calculation results can be switched for LSB-first or MSB-first communication. Additionally, various CRC generation polynomials are available. The snoop function allows monitoring reads from and writes to specific addresses. This function is useful in applications that require CRC code to be generated automatically in certain events, such as monitoring writes to the serial transmit buffer and reads from the serial receive buffer. See section 32, Cyclic Redundancy Check (CRC) Calculator in User's Manual. | | Data Operation Circuit (DOC) | The Data Operation Circuit (DOC) compares, adds, and subtracts 16-bit data. See section 42, Data Operation Circuit (DOC) in User's Manual. | ### Table 1.11 Security | Feature | Functional description | |-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | Secure Crypto Engine 5 (SCE5) | Security algorithm: Symmetric algorithm: AES Other support features: TRNG (True Random Number Generator) Hash-value generation: GHASH | ### 1.2 Block Diagram Figure 1.1 shows the block diagram of the MCU superset. Individual devices within the group might have a subset of the features. Figure 1.1 Block diagram ### 1.3 Part Numbering Figure 1.2 shows how to read the product part number, memory capacity, and package type. Table 1.12 shows a list of products. Figure 1.2 Part numbering scheme Table 1.12 Product list | Product part number | Orderable part number | Package code | Code flash | Data flash | SRAM | Operating<br>Temperature | |---------------------|-----------------------|--------------|------------|------------|-------|--------------------------| | R7FS3A6783A01CFP | R7FS3A6783A01CFP#AA0 | PLQP0100KB-B | 256 KB | 8 KB | 32 KB | -40 to +105°C | | R7FS3A6782A01CLJ | R7FS3A6782A01CLJ#AC0 | PTLG0100JA-A | | | | -40 to +85°C | | R7FS3A6783A01CFM | R7FS3A6783A01CFM#AA0 | PLQP0064KB-C | | | | -40 to +105°C | | R7FS3A6783A01CNB | R7FS3A6783A01CNB#AC0 | PWQN0064LA-A | | | | -40 to +105°C | | R7FS3A6783A01CFL | R7FS3A6783A01CFL#AA0 | PLQP0048KB-B | | | | -40 to +105°C | | R7FS3A6783A01CNE | R7FS3A6783A01CNE#AC0 | PWQN0048KB-A | | | | -40 to +105°C | | R7FS3A6783A01CNF | R7FS3A6783A01CNF#AC0 | PWQN0040KC-A | | | | -40 to +105°C | ## 1.4 Function Comparison Table 1.13 Function comparison | Parts number | | R7FS3A6783A01CFP | R7FS3A6782A01CLJ | R7FS3A6783A01CFM/<br>R7FS3A6783A01CNB | R7FS3A6783A01CFL/<br>R7FS3A6783A01CNE | R7FS3A6783A01CNF | |-----------------|---------------------|------------------|-------------------------|---------------------------------------|---------------------------------------|------------------| | Pin count | | 100 | 100 | 64 | 48 | 40 | | Package | | LQFP | LGA | LQFP/QFN | LQFP/QFN | QFN | | Code flash memo | ory | | | 256 KB | | | | Data flash memo | iry | | | 8 KB | | | | SRAM | | | | 32 KB | | | | | Parity | | | 16 KB | | | | | ECC | | | 16 KB | | | | System | CPU clock | | | 48 MHz | | | | | Backup<br>registers | | | 512 bytes | | | | | ICU | | | Yes | | | | | KINT | | 8 | | 5 | 3 | | Event control | ELC | | | Yes | 1 | 1 | | DMA | DTC | | | Yes | | | | | DMAC | | | 4 | | | | BUS | External bus | | | No | | | | Timers | GPT32 | | | 2 | | | | | GPT16 | | 6 | | 4 | 2 | | | AGT | | 2 | | | No | | | RTC | | | Yes | 4 | | | | WDT/IWDT | | | Yes | | | | Communication | SCI | | | 4 | | | | | IIC | | | 2 | | | | | SPI | | | 2 | | 1 | | | SSIE | | 1 | | No | • | | | QSPI | | | No | | | | | SDHI | | | No | | | | | CAN | | | 1 | | | | | USBFS | | | Yes | | | | Analog | ADC14 | | 25 | 18 | 14 | 11 | | | DAC12 | | | 1 | | | | | DAC8 | | | 2 | | | | | ACMPLP | | | 2 | | 1 | | | TSN | | | Yes | | • | | НМІ | SLCDC | | n × 34 seg<br>4 com/seg | 4 com × 17 seg<br>and 4 com/seg | | No | | | CTSU | | 27 | 24 | 15 | 10 | | Data . | CRC | | | Yes | • | • | | processing | DOC | | | Yes | | | | Security | | | | SCE5 | | | ## 1.5 Pin Functions Table 1.14 Pin functions (1 of 4) | Function | Signal | I/O | Description | |------------------------|-------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power supply | VCC | Input | Power supply pin. Connect it to the system power supply. Connect this pin to VSS by a 0.1-µF capacitor. The capacitor should be placed close to the pin. | | | VCL | I/O | Connect this pin to the VSS pin by the smoothing capacitor used to stabilize the internal power supply. Place the capacitor close to the pin. | | | VSS | Input | Ground pin. Connect it to the system power supply (0 V). | | | VBATT | Input | Backup power pin | | Clock | XTAL | Output | Pins for a crystal resonator. An external clock signal can be input through | | | EXTAL | Input | the EXTAL pin | | | XCIN | Input | Input/output pins for the sub-clock oscillator. Connect a crystal resonator | | | XCOUT | Output | between XCOUT and XCIN. | | | CLKOUT | Output | Clock output pin | | Operating mode control | MD | Input | Pins for setting the operating mode. The signal levels on these pins must not be changed during operation mode transition at the time of release from the reset state. | | System control | RES | Input | Reset signal input pin. The MCU enters the reset state when this signal goes low. | | CAC | CACREF | Input | Measurement reference clock input pin | | Interrupt | NMI | Input | Non-maskable interrupt request pin | | | IRQ0 to IRQ12,<br>IRQ14, IRQ15 | Input | Maskable interrupt request pins | | KINT | KR00 to KR07 | Input | A key interrupt can be generated by inputting a falling edge to the key interrupt input pins | | On-chip debug | TMS | I/O | On-chip emulator or boundary scan pins | | | TDI | Input | | | | TCK | Input | | | | TDO | Output | | | | SWDIO | I/O | Serial wire debug data input/output pin | | | SWCLK | Input | Serial wire clock pin | | | SWO | Output | Serial wire trace output pin | | Battery Backup | VBATWIO0 to<br>VBATWIO2 | I/O | Output wakeup signal for the VBATT wakeup control function. External event input for the VBATT wakeup control function. | | GPT | GTETRGA,<br>GTETRGB | Input | External trigger input pin | | | GTIOC0A to<br>GTIOC7A,<br>GTIOC0B to<br>GTIOC7B | I/O | Input capture, output capture, or PWM output pin | | | GTIU | Input | Hall sensor input pin U | | | GTIV | Input | Hall sensor input pin V | | | GTIW | Input | Hall sensor input pin W | | | GTOUUP | Output | 3-phase PWM output for BLDC motor control (positive U phase) | | | GTOULO | Output | 3-phase PWM output for BLDC motor control (negative U phase) | | | GTOVUP | Output | 3-phase PWM output for BLDC motor control (positive V phase) | | | GTOVLO | Output | 3-phase PWM output for BLDC motor control (negative V phase) | | | GTOWUP | Output | 3-phase PWM output for BLDC motor control (positive W phase) | | | GTOWLO | Output | 3-phase PWM output for BLDC motor control (negative W phase) | Table 1.14 Pin functions (2 of 4) | Function | Signal | I/O | Description | |----------|------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------| | AGT | AGTEE0, AGTEE1 | Input | External event input enable | | | AGTIO0, AGTIO1 | I/O | External event input and pulse output | | | AGTO0, AGTO1 | Output | Pulse output | | | AGTOA0, AGTOA1 | Output | Output compare match A output | | | AGTOB0, AGTOB1 | Output | Output compare match B output | | RTC | RTCOUT | Output | Output pin for 1-Hz/64-Hz clock | | | RTCIC0 to RTCIC2 | Input | Time capture event input pins | | SCI | SCK0 to SCK2,<br>SCK9 | I/O | Input/output pins for the clock (clock synchronous mode) | | | RXD0 to RXD2,<br>RXD9 | Input | Input pins for received data (asynchronous mode/clock synchronous mode/ | | | TXD0 to TXD2,<br>TXD9 | Output | Output pins for transmitted data (asynchronous mode/clock synchronous mode) | | | CTS0_RTS0 to<br>CTS2_RTS2,<br>CTS9_RTS9 | I/O | Input/output pins for controlling the start of transmission and reception (asynchronous mode/clock synchronous mode), active-low | | | SCL0 to SCL2,<br>SCL9 | I/O | Input/output pins for the IIC clock (simple IIC) | | | SDA0 to SDA2,<br>SDA9 | I/O | Input/output pins for the IIC data (simple IIC) | | | SCK0 to SCK2,<br>SCK9 | I/O | Input/output pins for the clock (simple SPI) | | | MISO0 to MISO2,<br>MISO9 | I/O | Input/output pins for slave transmission of data (simple SPI) | | | MOSI0 to MOSI2,<br>MOSI9 | I/O | Input/output pins for master transmission of data (simple SPI) | | | SS0 to SS2, SS9 | Input | Slave-select input pins (simple SPI), active-low | | IIC | SCL0, SCL1 | I/O | Input/output pins for clock | | | SDA0, SDA1 | I/O | Input/output pins for data | | SSIE | SSIBCK0 | I/O | SSIE serial bit clock pin | | | SSILRCK0/SSIFS0 | I/O | Word select pins | | | SSITXD0 | Output | Serial data output pins | | | SSIRXD0 | Input | Serial data input pins | | | AUDIO_CLK | Input | External clock pin for audio (input oversampling clock) | | SPI | RSPCKA, RSPCKB | I/O | Clock input/output pin | | | MOSIA, MOSIB | I/O | Inputs or outputs data output from the master | | | MISOA, MISOB | I/O | Inputs or outputs data output from the slave | | | SSLA0, SSLB0 | I/O | Input or output pin for slave selection | | | SSLA1, SSLA2,<br>SSLA3, SSLB1,<br>SSLB2, SSLB3 | Output | Output pin for slave selection | | CAN | CRX0 | Input | Receive data | | | CTX0 | Output | Transmit data | Table 1.14 Pin functions (3 of 4) | Function | Signal | I/O | Description | |-------------------|---------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | USBFS | VSS_USB | Input | Ground pins | | | VCC_USB_LDO | Input | Power supply pin for USB LDO regulator | | | VCC_USB | I/O | Input: Power supply pin for USB transceiver. Output: USB LDO regulator output pin. This pin should be connected to ar external capacitor. | | | USB_DP | I/O | D+ I/O pin of the USB on-chip transceiver. This pin should be connected to the D+ pin of the USB bus. | | | USB_DM | I/O | D– I/O pin of the USB on-chip transceiver. This pin should be connected to the D– pin of the USB bus. | | | USB_VBUS | Input | USB cable connection monitor pin. This pin should be connected to VBUS of the USB bus. The VBUS pin status (connected or disconnected) can be detected when the USB module is operating as a device controller. | | | USB_EXICEN | Output | Low-power control signal for external power supply (OTG) chip | | | USB_VBUSEN | Output | VBUS (5 V) supply enable signal for external power supply chip | | | USB_OVRCURA,<br>USB_OVRCURB | Input | External overcurrent detection signals should be connected to these pins. VBUS comparator signals should be connected to these pins when the OTG power supply chip is connected. | | | USB_ID | Input | MicroAB connector ID input signal should be connected to this pin during operation in OTG mode. | | Analog power | AVCC0 | Input | Analog block power supply pin | | supply | AVSS0 | Input | Analog block power supply ground pin | | | VREFH0 | Input | Reference power supply pin | | | VREFL0 | Input | Reference power supply ground pin | | | VREFH | Input | Analog reference voltage supply pin for D/A converter | | | VREFL | Input | Analog reference ground pin for D/A converter | | ADC14 | AN000 to AN014,<br>AN016 to AN025 | Input | Input pins for the analog signals to be processed by the A/D converter | | | ADTRG0 | Input | Input pins for the external trigger signals that start the A/D conversion, active-low | | DAC12 | DA0 | Output | Output pins for the analog signals to be processed by the D/A converter | | Comparator output | VCOUT | Output | Comparator output pin | | ACMPLP | CMPREF0,<br>CMPREF1 | Input | Reference voltage input pin | | | CMPIN0, CMPIN1 | Input | Analog voltage input pins | | OPAMP | AMP0+ to AMP3+ | Input | Analog voltage input pins | | | AMP0- to AMP3- | Input | Analog voltage input pins | | | AMP00 to AMP30 | Output | Analog voltage output pins | | CTSU | TS00 to TS13,<br>TS17 to TS22,<br>TS27 to TS31,<br>TS34, TS35 | Input | Capacitive touch detection pins (touch pins) | | | TSCAP | _ | Secondary power supply pin for the touch driver | Table 1.14 Pin functions (4 of 4) | Function | Signal | I/O | Description | |-----------|-------------------------------|--------|----------------------------------------------------------| | I/O ports | P000 to P008,<br>P010 to P015 | I/O | General-purpose input/output pins | | | P100 to P115 | I/O | General-purpose input/output pins | | | P200 | Input | General-purpose input pin | | | P201 to P206,<br>P212, P213 | I/O | General-purpose input/output pins | | | P214, P215 | Input | General-purpose input pins | | | P300 to P307 | I/O | General-purpose input/output pins | | | P400 to P415 | I/O | General-purpose input/output pins | | | P500 to P505 | I/O | General-purpose input/output pins | | | P600 to P603<br>P608 to P610 | I/O | General-purpose input/output pins | | | P708 | I/O | General-purpose input/output pins | | | P808, P809 | I/O | General-purpose input/output pins | | | P914, P915 | I/O | General-purpose input/output pins | | SLCDC | VL1, VL2, VL3, VL4 | I/O | Voltage pin for driving the LCD | | | CAPH, CAPL | I/O | Capacitor connection pin for the LCD controller/driver | | | COM0 to COM7 | Output | Common signal output pins for the LCD controller/driver | | | SEG00 to SEG37 | Output | Segment signal output pins for the LCD controller/driver | ### 1.6 Pin Assignments Figure 1.3 to Figure 1.6 show the pin assignments. Figure 1.3 Pin assignment for LQFP 100-pin (top view) #### R7FS3A6782A01CLJ С Ε F Α В D G Н J Κ P212/ P215/ 10 P407 P409 P412 VCC VCL P403 P400 P000 10 **EXTAL XCIN** P915/ P914/ P213/ P214/ 9 P413 VSS VBATT P405 P401 P001 9 USB\_DP JSB\_DM **XTAL XCOUT** VCC\_US VCC\_ VSS\_ P411 P415 P708 P404 P003 P004 P002 8 8 USB USB B\_LDO P205 P204 P206 P408 P414 P406 P006 P007 P008 P005 7 7 P011/ P010/ VSS VCC P202 P203 P410 P402 P505 AVSS0 6 VREFL0 VREFH0 P013/ P012/ P200 P201/MD P307 P113 P600 P504 AVCC0 5 RES 5 **VREFL VREFH** P305 P304 P808 P306 P115 P601 P503 P100 P015 P014 4 4 P809 P303 P110/TDI P111 P609 P602 P107 P103 VSS VCC 3 3 P300/ TCK/ P302 P301 P114 P610 P603 P106 P101 P501 P502 2 **SWCLK** P108/ P109/ TDO/ P112 P608 VCC VSS P105 P104 P102 P500 1 1 TMS/ **SWDIO** SWO В С Ε F G Н Figure 1.4 Pin assignment for LGA 100-pin (upper perspective view) Figure 1.5 Pin assignment for LQFP 64-pin (top view) Figure 1.6 Pin assignment for QFN 64-pin (upper perspective view) Figure 1.7 Pin assignment for LQFP 48-pin (top view) Figure 1.8 Pin assignment for QFN 48-pin (top view) Figure 1.9 Pin assignment for QFN 40-pin (top view) ## 1.7 Pin Lists | Pin nun | mber | | | | | | ¥. | | | Timers | <b>3</b> | | | Comm | unicati | on inte | rfaces | | Analog | ıs | | НМІ | | |---------|------------|--------|-------|--------|-------|-------|--------------------------------------------|-----------|-----------|---------------------------|---------------|-------------------|------------|-----------------|--------------------------------------------------|---------|------------|-----------------------|------------|--------------|--------|-------|----------| | LQFP100 | LGA100 | LQFP64 | QFN64 | LQFP48 | QFN48 | QFN40 | Power, System, Clock,<br>Debug, CAC, VBATT | Interrupt | I/O ports | AGT | GPT_OPS, POEG | GPT | RTC | USBFS,CAN | SCI | 0 | SPI | SSIE | ADC14 | DAC12, OPAMP | ACMPLP | SLCDC | CTSU | | 1 , | J10 | 1 | 1 | 1 | 1 | g | CACRE<br>F | IRQ0 | | AGTIO<br>1 | 9 | GTIOC<br>6A | ĬZ. | Š | SCK0<br>SCK1 | SCL0 | <u> </u> | AUDIO<br>_CLK | ₹ | ď | Ā | SEG04 | TS20 | | | | | | | | | | | | | | | | | | | | _ | | | | | | | 2 | J9 | 2 | 2 | | | | | IRQ5 | P401 | | GTETR<br>GA | GTIOC<br>6B | | СТХ0 | CTS0_<br>RTS0/<br>SS0<br>TXD1/<br>MOSI1/<br>SDA1 | SDA0 | | | | | | SEG05 | TS19 | | 3 | F6 | 3 | 3 | | | | VBATW<br>IO0 | IRQ4 | P402 | AGTIO<br>0/<br>AGTIO<br>1 | | | RTCIC0 | CRX0 | RXD1/<br>MISO1/<br>SCL1 | | | | | | | SEG06 | TS18 | | 4 | H10 | | | | | | VBATW<br>IO1 | | P403 | AGTIO<br>0/<br>AGTIO | | GTIOC<br>3A | RTCIC1 | | CTS1_<br>RTS1/<br>SS1 | | | SSIBC<br>K0 | | | | | TS17 | | 5 | G8 | | | | | | VBATW<br>IO2 | | P404 | 1 | | GTIOC<br>3B | RTCIC2 | | | | | SSILRC<br>K0/ | | | | | | | 6 | H9 | | | | | | | | P405 | | | GTIOC<br>1A | | | | | | SSIFS0<br>SSITXD<br>0 | | | | | _ | | 7 | F7 | | | | | | | | P406 | | | GTIOC<br>1B | | | | | | SSIRX<br>D0 | | | | | | | 8 | G9 | 4 | 4 | 2 | 2 | 1 | VBATT | | | | | | | | | | | | | | | | | | 9 | G10 | 5 | 5 | 3 | 3 | 2 | VCL | | | | | | | | | | | | | | | | | | 10 | F10 | 6 | 6 | 4 | 4 | 3 | XCIN | | P215 | | | | | | | | | | | | | | | | 11 | F9 | 7 | 7 | 5 | 5 | 4 | XCOUT | | P214 | | | | | | | | | | | | | | | | 12 | D9 | 8 | 8 | 6 | 6 | 5 | VSS | | | | | | | | | | | | | | | | | | 13 | E9 | 9 | 9 | 7 | 7 | 6 | XTAL | IRQ2 | P213 | | GTETR<br>GA | GTIOC<br>0A | | | TXD1/<br>MOSI1/ | | | | | | | | | | 14 | E10 | 10 | 10 | 8 | 8 | 7 | EXTAL | IRQ3 | P212 | AGTEE<br>1 | GTETR<br>GB | GTIOC<br>0B | | | SDA1<br>RXD1/<br>MISO1/ | | | | | | | | | | 15 | D10 | 11 | 11 | 9 | 9 | 8 | VCC | | | | | | | | SCL1 | | | | | | | | | | 16 | F8 | | | | | | | | P708 | | | | | | RXD1/<br>MISO1/ | | SSLA3 | | | | | | | | 17 | E8 | | | | | | | IRQ8 | P415 | | | GTIOC | | | SCL1 | | SSLA2 | | | | | | | | 18 | E7 | | | | | | | IRQ9 | P414 | | | 0A<br>GTIOC<br>0B | | | | | SSLA1 | | | | | | <u> </u> | | 19 | C9 | | | | | | | | P413 | | | ОВ | | | CTS0_<br>RTS0/ | | SSLA0 | | | | | | | | 20 | C10 | | | | | | | | P412 | | | | | | SS0<br>SCK0 | | RSPCK | | | | | | | | 21 | D8 | 12 | 12 | | | | | IRQ4 | P411 | AGTOA | | | | | TXD0/ | | A<br>MOSIA | | | | | SEG07 | TS07 | | | | | | | | | | | | 1 | P | 6A | | | MOSI0/<br>SDA0 | | | | | | | | | | 22 I | E6 | 13 | 13 | | | | | IRQ5 | P410 | AGTOB<br>1 | GTOVL<br>O | GTIOC<br>6B | | | RXD0/<br>MISO0/<br>SCL0 | | MISOA | | | | | SEG08 | TS06 | | 23 | B10 | 14 | 14 | 10 | 10 | | | IRQ6 | P409 | | GTOW | GTIOC | | USB_E | TXD9/ | | | | | | | SEG09 | TS05 | | 24 | D7 | 15 | 15 | 11 | 11 | 9 | | IRQ7 | P408 | | UP | 5A<br>GTIOC | | XICEN<br>USB_ID | MOSI9/<br>SDA9<br>CTS1 | SCL0 | | | | | | SEG10 | TS04 | | " | <b>≕</b> • | | | | | | | | | | | 5B | | 303_10 | RTS1/<br>SS1<br>RXD9/<br>MISO9/<br>SCL9 | 3020 | | | | | | 32310 | | | | A10 | 16 | 16 | 12 | 12 | 10 | | | P407 | AGTIO<br>0 | | | RTCOU<br>T | USB_V<br>BUS | CTS0_<br>RTS0/<br>SS0 | SDA0 | SSLB3 | | ADTRG<br>0 | | | SEG11 | TS03 | | | B8 | 17 | 17 | 13 | 13 | 11 | VSS_U<br>SB | | | | | | | | | | | | | | | | | | 27 | A9 | 18 | 18 | 14 | 14 | 12 | | | P915 | | | | | USB_D<br>M | | | | | | | | | | | Pin nu | mber | | | | | | | ێڋ | | | Timers | 3 | | | Comm | unicati | on inter | faces | | Analog | ļs | | НМІ | | |------------|----------|----------|----------|-------|--------|-------|-------|--------------------------------------------|-----------|-----------|------------|---------------|-------------|-----|---------------------|--------------------------------------------------|----------|------------|------|--------|--------------|--------|----------------|-------| | LQFP100 | LGA100 | I OFP64 | | QFN64 | LQFP48 | OFN48 | QFN40 | Power, System, Clock,<br>Debug, CAC, VBATT | Interrupt | I/O ports | AGT | GPT_OPS, POEG | GPT | RTC | USBFS,CAN | SCI | OII | IdS | SSIE | ADC14 | DAC12, OPAMP | ACMPLP | SLCDC | CTSU | | 28 | B9 | 19 | 19 | J | 15 | 15 | 13 | | _= | P914 | - | | | Ľ. | USB_D<br>P | 0) | | 0) | 0) | 7 | | , | 0) | | | 29 | A8 | 20 | 20 | | 16 | 16 | 14 | VCC_U<br>SB | | | | | | | | | | | | | | | | | | 30 | C8 | 21 | 21 | | 17 | 17 | 15 | VCC_U<br>SB_LD | | | | | | | | | | | | | | | | | | 31 | C7 | 22 | 22 | | 18 | 18 | | 0 | IRQ0 | P206 | | GTIU | | | USB_V<br>BUSEN | MISO0/ | SDA1 | SSLB1 | | | | | SEG12 | TS01 | | 32 | A7 | 23 | 23 | | | | | CLKOU | IRQ1 | P205 | AGTO1 | GTIV | GTIOC | | | SCL0 | SCL1 | SSLB0 | | | | | SEG13 | TSCAP | | | | | | | | | | | | | | | 4A | | USB_O<br>VRCUR<br>A | SDA0<br>CTS9_<br>RTS9/<br>SS9 | | | | | | | | | | 33 | B7 | 24 | 24 | | | | | CACRE<br>F | | P204 | AGTIO<br>1 | GTIW | GTIOC<br>4B | | USB_O<br>VRCUR<br>B | SCK0<br>SCK9 | SCL0 | RSPCK<br>B | | | | | SEG14 | TS00 | | 34 | D6 | | | | | | | | | P203 | | | GTIOC<br>5A | | | CTS2_<br>RTS2/ | | MOSIB | | | | | SEG15 | TSCAP | | | | | | | | | | | | | | | <i></i> | | | SS2<br>TXD9/<br>MOSI9/<br>SDA9 | | | | | | | | | | 35 | C6 | | | | | | | | | P202 | | | GTIOC<br>5B | | | SCK2<br>RXD9/ | | MISOB | | | | | SEG16 | - | | | | | | | | | | | | | | | | | | MISO9/<br>SCL9 | | | | | | | | | | 36 | A6 | | | | | | | VSS | | | | | | | | | | | | | | | | | | 37 | B6 | 25 | 25 | | 19 | 19 | 16 | VCC | | | | | | | | | | | | | | | | | | 39 | D5<br>B5 | 25<br>26 | 25<br>26 | | 20 | 20 | 17 | MD | | P201 | | | | | | | | | | | | | | | | 40 | A5 | 27 | 27 | | 21 | 21 | 18 | IWID | NMI | P200 | | | | | | | | | | | | | | | | 41 | C5 | | - | | | | | | | P307 | | | | | | | | | | | | | SEG17 | | | 42 | D4 | | | | | | | | | P306 | | | | | | | | | | | | | SEG18 | | | 43 | A4 | | | | | | | | IRQ8 | P305 | | | | | | | | | | | | | SEG19 | | | 44 | B4 | 28 | 28 | | | | | | IRQ9 | P304 | | | GTIOC<br>7A | | | | | | | | | | SEG20 | TS11 | | 45 | C4 | | + | | | | | | | P808 | | | 78 | | | | | | | | | | SEG21 | | | 46 | A3 | | | | | | | | | P809 | | | | | | | | | | | | | SEG22 | | | 47 | B3 | 29 | 29 | | | | | | | P303 | | | GTIOC<br>7B | | | | | | | | | | SEG03/<br>COM7 | TS02 | | 48 | B2 | 30 | 30 | | 22 | 22 | | | IRQ5 | P302 | | GTOUU<br>P | GTIOC<br>4A | | | TXD2/<br>MOSI2/ | | SSLB3 | | | | | SEG02/<br>COM6 | TS08 | | 49 | C2 | 31 | 31 | | 23 | 23 | 19 | | IRQ6 | | AGTIO<br>0 | GTOUL<br>O | GTIOC<br>4B | | | RXD2/<br>MISO2/<br>SCL2<br>CTS9_<br>RTS9/<br>SS9 | | SSLB2 | | | | | SEG01/<br>COM5 | TS09 | | 50 | A2 | 32 | 32 | j | 24 | 24 | 20 | TCK/ | | P300 | | GTOUU | | | | | | SSLB1 | | | | | | | | 51 | A1 | 33 | 33 | | 25 | 25 | 21 | SWCLK<br>TMS/ | | P108 | | P<br>GTOUL | 0A<br>GTIOC | | | CTS9_ | | SSLB0 | | | | | | | | 52 | B1 | 34 | 34 | | 26 | 26 | 22 | SWDIO<br>TDO/ | | P109 | | O<br>GTOVU | OB<br>GTIOC | | CTX0 | RTS9/<br>SS9<br>SCK1 | | MOSIB | | | | | SEG23 | TS10 | | J <u>L</u> | 101 | J-1 | 34 | | _0 | 20 | | SWO/<br>CLKOU<br>T | | . 109 | | P | 1A | | 0170 | TXD9/<br>MOSI9/<br>SDA9 | | MICOID | | | | | 0.023 | 1010 | | 53 | C3 | 35 | 35 | | 27 | 27 | 23 | TDI | IRQ3 | P110 | | GTOVL<br>O | GTIOC<br>1B | | CRX0 | CTS2_<br>RTS2/<br>SS2<br>RXD9/<br>MISO9/<br>SCL9 | | MISOB | | | | VCOUT | SEG24 | | | Pin nu | mber | | | | | | | | ¥. | | | Timers | S | | | Comm | unicatio | on inte | rfaces | | Analog | ıs | | НМІ | | |---------|--------|----------|----------|-------|----|----------|-------|-------|--------------------------------------------|---------------|-----------|------------|---------------|-------------|-----|---------------------|-----------------------------------------|---------|------------|-------------------------|----------------------|--------------|-------------|----------------|-------| | LQFP100 | LGA100 | | LQFP64 | QFN64 | | LQFP48 | QFN48 | OFN40 | Power, System, Clock,<br>Debug, CAC, VBATT | Interrupt | I/O ports | AGT | GPT_OPS, POEG | | RTC | USBFS, CAN | SCI | IIC | SPI | SSIE | ADC14 | DAC12, OPAMP | ACMPLP | SLCDC | стѕи | | 54 | D3 | 36 | | 36 | 28 | | 28 | 24 | | IRQ4 | P111 | | | GTIOC<br>3A | | | SCK2<br>SCK9 | | RSPCK<br>B | | | | | CAPH | TS12 | | 55 | C1 | 37 | 3 | 37 | 29 | 2 | 29 | 25 | | | P112 | | | GTIOC<br>3B | | | TXD2/<br>MOSI2/<br>SDA2<br>SCK1 | | SSLB0 | SSIBC<br>K0 | | | | CAPL | TSCAP | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 56 | E5 | 38 | 3 | 38 | | | | | | | P113 | | | GTIOC<br>2A | | | | | | SSILRC<br>K0/<br>SSIFS0 | | | | SEG00/<br>COM4 | TS27 | | 57 | D2 | | | | | | | | | | P114 | | | GTIOC<br>2B | | | | | | SSIRX<br>D0 | | | | SEG25 | TS29 | | 58 | E4 | | | | | | | | | | P115 | | | GTIOC<br>4A | | | | | | SSITXD<br>0 | | | | SEG26 | TS35 | | 59 | D1 | | | | | | | | | | P608 | | | GTIOC<br>4B | | | | | | | | | | SEG27 | | | 60 | E3 | | | | | | | | | | P609 | | | GTIOC<br>5A | | | | | | | | | | SEG28 | | | 61 | E2 | 1 | $\dashv$ | | | $\dashv$ | | | - | | P610 | | | GTIOC<br>5B | | | | | | | | | | SEG29 | | | 62 | E1 | 39 | 3 | 39 | 30 | 3 | 30 | 26 | VCC | | | | | ЭВ | | | | | | | | | | | | | 63 | F1 | 40 | 4 | 10 | 31 | 3 | 31 | 27 | VSS | | | | | | | | | | | | | | | | | | 64 | F2 | | | | | | | | | | P603 | | | GTIOC<br>7A | | | CTS9_<br>RTS9/<br>SS9 | | | | | | | SEG30 | | | 65 | F3 | | | | | | | | | | P602 | | | GTIOC<br>7B | | | TXD9/<br>MOSI9/<br>SDA9 | | | | | | | SEG31 | | | 66 | F4 | | | | | | | | | | P601 | | | GTIOC<br>6A | | | RXD9/<br>MISO9/<br>SCL9 | | | | | | | SEG32 | | | 67 | F5 | | | | | | | | | | P600 | | | GTIOC<br>6B | | | SCK9 | | | | | | | SEG33 | | | 68 | G3 | 41 | 4 | 11 | | | | | | KR07 | P107 | | | GTIOC<br>0A | | | | | | | | | | СОМЗ | | | 69 | G2 | 42 | 4 | 12 | | | | | | KR06 | P106 | | | GTIOC<br>0B | | | | | SSLA3 | | | | | COM2 | | | 70 | G1 | 43 | 4 | 13 | | | | | | KR05/<br>IRQ0 | P105 | | GTETR<br>GA | GTIOC<br>1A | | | | | SSLA2 | | | | | COM1 | TS34 | | 71 | H1 | 44 | 4 | 14 | 32 | 3 | 32 | | | KR04/<br>IRQ1 | P104 | | GTETR<br>GB | GTIOC<br>1B | | | RXD0/<br>MISO0/<br>SCL0 | | SSLA1 | | | | | СОМ0 | TS13 | | 72 | НЗ | 45 | 4 | 15 | 33 | 3 | 33 | | | KR03 | P103 | | GTOW<br>UP | GTIOC<br>2A | | CTX0 | CTS0_<br>RTS0/ | | SSLA0 | | AN019 | | CMPRE<br>F1 | VL4 | | | 73 | J1 | 46 | 4 | 16 | 34 | 3 | 34 | 28 | | KR02 | P102 | AGTO0 | | GTIOC<br>2B | | CRX0 | SS0<br>SCK0<br>TXD2/<br>MOSI2/<br>SDA2 | | RSPCK<br>A | | AN020/<br>ADTRG<br>0 | | CMPIN<br>1 | VL3 | | | 74 | H2 | 47 | | 17 | 35 | | 35 | 29 | | KR01/ | P101 | ACTE | GTETR | CTIOC | | | TXD0/ | SDA1 | MOSIA | | AN021 | | CMPRE | V# 2 | | | 7-7 | 112 | | | • | | | 30 | 23 | | IRQ1 | | 0 | | 5A | | | MOSIO/<br>SDA0<br>CTS1_<br>RTS1/<br>SS1 | ODA | MOGIA | | 744021 | | F0 | VLL | | | 75 | H4 | 48 | 4 | 18 | 36 | 3 | 36 | 30 | | KR00/<br>IRQ2 | P100 | AGTIO<br>0 | GTETR<br>GA | GTIOC<br>5B | | | RXD0/<br>MISO0/<br>SCL0<br>SCK1 | SCL1 | MISOA | | AN022 | | CMPIN<br>0 | VL1 | | | 70 | 124 | 46 | | 10 | 27 | | 27 | | | | DECC | ACTO: | OT" | OTICO | | HOD Y | | | | | ANIO10 | | OMBD= | CECC; | | | 76 | K1 | 49 | | 19 | 37 | 1 | 37 | | | | P500 | AGTOA<br>0 | | GTIOC<br>2A | | USB_V<br>BUSEN | | | | | AN016 | | CMPRE<br>F1 | | | | 77 | J2 | 50 | 5 | 50 | | | | | | IRQ11 | P501 | AGTOB<br>0 | GTIV | GTIOC<br>2B | | USB_O<br>VRCUR<br>A | TXD1/<br>MOSI1/<br>SDA1 | | | | AN017 | | CMPIN<br>1 | SEG35 | | | 78 | K2 | 51 | 5 | 51 | | 1 | | | | IRQ12 | P502 | | GTIW | GTIOC<br>3B | | USB_O | RXD1/<br>MISO1/<br>SCL1 | | | | AN018 | | CMPRE<br>F0 | SEG36 | | | 79 | G4 | | 1 | | | $\dashv$ | | | | | P503 | | | | | USB_E<br>XICEN | | | | | AN023 | | CMPIN<br>0 | SEG37 | | | 80 | G5 | | | | | 1 | | | | | P504 | | | | | USB_ID | RTS1/ | | | | AN024 | | | | | | 81 | G6 | $\vdash$ | + | | | $\dashv$ | | | 1 | IRQ14 | P505 | | | | | $\vdash$ | SS1 | | $\vdash$ | | AN025 | | | | | | Pin nu | mber | | | | | | Ť, | | | Timers | | | | Comm | unicatio | on inter | faces | | Analog | gs | | НМІ | | |---------|--------|--------|-------|--------|-------|-------|--------------------------------------------|-----------|-----------|--------|---------------|-----|-----|-----------|----------|----------|-------|------|--------|--------------|--------|-------|------| | LQFP100 | LGA100 | LQFP64 | QFN64 | LQFP48 | QFN48 | QFN40 | Power, System, Clock,<br>Debug, CAC, VBATT | Interrupt | I/O ports | AGT | GPT_OPS, POEG | GPT | RTC | USBFS,CAN | sci | )IIC | SPI | SSIE | ADC14 | DAC12, OPAMP | ACMPLP | SLCDC | CTSU | | 82 | K3 | | | | | | VCC | | | | | | | | | | | | | | | | | | 83 | J3 | | | | | | VSS | | | | | | | | | | | | | | | | | | 84 | J4 | 52 | 52 | 38 | 38 | 31 | | IRQ7 | P015 | | | | | | | | | | AN010 | | | | TS28 | | 85 | K4 | 53 | 53 | 39 | 39 | 32 | | | P014 | | | | | | | | | | AN009 | DA0 | | | | | 86 | J5 | 54 | 54 | 40 | 40 | 33 | VREFL | | P013 | | | | | | | | | | AN008 | AMP1+ | | | | | 87 | K5 | 55 | 55 | 41 | 41 | 34 | VREFH | | P012 | | | | | | | | | | AN007 | AMP1- | | | | | 88 | H5 | 56 | 56 | 42 | 42 | 35 | AVCC0 | | | | | | | | | | | | | | | | | | 89 | H6 | 57 | 57 | 43 | 43 | 36 | AVSS0 | | | | | | | | | | | | | | | | | | 90 | J6 | 58 | 58 | 44 | 44 | 37 | VREFL<br>0 | IRQ15 | P011 | | | | | | | | | | AN006 | AMP2+ | | | TS31 | | 91 | K6 | 59 | 59 | 45 | 45 | 38 | VREFH<br>0 | | P010 | | | | | | | | | | AN005 | AMP2- | | | TS30 | | 92 | J7 | | | | | | | | P008 | | | | | | | | | | AN014 | | | | | | 93 | H7 | | | | | | | | P007 | | | | | | | | | | AN013 | AMP3O | | | | | 94 | G7 | | | | | | | | P006 | | | | | | | | | | AN012 | AMP3- | | | | | 95 | K7 | | | | | | | IRQ10 | P005 | | | | | | | | | | AN011 | AMP3+ | | | | | 96 | J8 | 60 | 60 | | | | | IRQ3 | P004 | | | | | | | | | | AN004 | AMP2O | | | | | 97 | H8 | 61 | 61 | | | | | | P003 | | | | | | | | | | AN003 | AMP10 | | | | | 98 | K8 | 62 | 62 | 46 | 46 | | | IRQ2 | P002 | | | | | | | | | | AN002 | AMP0O | | | | | 99 | K9 | 63 | 63 | 47 | 47 | 39 | | IRQ7 | P001 | | | | | | | | | | AN001 | AMP0- | | | TS22 | | 100 | K10 | 64 | 64 | 48 | 48 | 40 | | IRQ6 | P000 | | | | | | | | | | AN000 | AMP0+ | | | TS21 | ### 2. Electrical Characteristics Unless otherwise specified, the electrical characteristics of the MCU are defined under the following conditions: $VCC^{*1} = AVCC0 = VCC\_USB^{*2} = VCC\_USB\_LDO^{*2} = 1.6$ to 5.5V, VRERH = VREFH0 = 1.6 to AVCC0, VBATT = 1.6 to 3.6V, VSS = AVSS0 = VREFL = VREFL0 = VSS\\_USB = 0V, Ta = $T_{onr}$ Note 1. The typical condition is set to VCC = 3.3V. Note 2. When USBFS is not used. Figure 2.1 shows the timing conditions. Figure 2.1 Input or output timing measurement conditions The measurement conditions of timing specification in each peripherals are recommended for the best peripheral operation. However, make sure to adjust driving abilities of each pins to meet your conditions. Each function pin used for the same function must select the same drive ability. If I/O drive ability of each function pin is mixed, the AC specification of each function is not guaranteed. ### 2.1 Absolute Maximum Ratings Table 2.1 Absolute maximum ratings | Parameter | | Symbol | Value | Unit | |---------------------------|------------------------------|------------------|---------------------|------| | Power supply voltage | | VCC | -0.5 to +6.5 | V | | Input voltage | 5V-tolerant ports*1 | V <sub>in</sub> | -0.3 to +6.5 | V | | | P000 to P008, P010 to P015 | V <sub>in</sub> | -0.3 to AVCC0 + 0.3 | V | | | Others | V <sub>in</sub> | -0.3 to VCC + 0.3 | V | | Reference power supply | voltage | VREFH0 | -0.3 to +6.5 | V | | | | VREFH | | V | | VBATT power supply volt | age | VBATT | -0.5 to +6.5 | V | | Analog power supply volta | age | AVCC0 | -0.5 to +6.5 | V | | USB power supply voltage | е | VCC_USB | -0.5 to +6.5 | V | | | | VCC_USB_LDO | -0.5 to +6.5 | V | | Analog input voltage | When AN000 to AN014 are used | V <sub>AN</sub> | -0.3 to AVCC0 + 0.3 | V | | | When AN016 to AN025 are used | | -0.3 to VCC + 0.3 | V | | LCD voltage | VL1 voltage | V <sub>L1</sub> | -0.3 to +2.8 | V | | | VL2 voltage | V <sub>L2</sub> | -0.3 to +6.5 | V | | | VL3 voltage | V <sub>L3</sub> | -0.3 to +6.5 | V | | | VL4 voltage | V <sub>L4</sub> | -0.3 to +6.5 | V | | Operating temperature*2, | *3,*4 | T <sub>opr</sub> | -40 to +105 | °C | | | | | -40 to +85 | | | Storage temperature | | T <sub>stg</sub> | -55 to +125 | °C | Note 1. Ports P205, P206, P400 to P404, P407, P408 are 5V-tolerant. #### Caution: Permanent damage to the MCU may result if absolute maximum ratings are exceeded. To preclude any malfunctions due to noise interference, insert capacitors of high frequency characteristics between the VCC and VSS pins, between the AVCC0 and AVSS0 pins, between the VCC\_USB and VSS\_USB pins, between the VREFH0 and VREFL0 pins, and between the VREFH and VREFL pins. Place capacitors of about 0.1 $\mu\text{F}$ as close as possible to every power supply pin and use the shortest and heaviest possible traces. Also, connect capacitors as stabilization capacitance. Connect the VCL pin to a VSS pin by a 4.7 µF capacitor. The capacitor must be placed close to the pin. Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up might cause malfunction and the abnormal current that passes in the device at this time might cause degradation of internal elements. Note 2. See section 2.2.1, Tj/Ta Definition. Note 3. Contact Renesas Electronics sales office for information on derating operation under Ta = +85°C to +105°C. Derating is the systematic reduction of load for improved reliability. Note 4. The upper limit of operating temperature is 85°C or 105°C, depending on the product. For details, see section 1.3, Part Numbering Table 2.2 Recommended operating conditions | Parameter | Symbol | Value | Min | Тур | Max | Unit | |------------------------------|-------------|-----------------------------------------------------------|-----------------|-----|-------|------| | Power supply voltages | VCC*1, *2 | When USBFS is not used | 1.6 | - | 5.5 | V | | | | When USBFS is used USB Regulator Disable | VCC_USB | - | 3.6 | V | | | | When USBFS is used USB Regulator Enable | VCC_USB<br>_LDO | - | 5.5 | V | | | VSS | - | - | 0 | - | V | | USB power supply voltages | VCC_USB | When USBFS is not used | - | VCC | - | V | | | | When USBFS is used<br>USB Regulator<br>Disable<br>(Input) | 3.0 | 3.3 | 3.6 | V | | | VCC_USB_LDO | When USBFS is not used | - | VCC | - | V | | | | When USBFS is used<br>USB Regulator<br>Disable | - | VCC | - | V | | | | When USBFS is used USB Regulator Enable | 3.8 | - | 5.5 | V | | | VSS_USB | - | 0 | - | V | | | VBATT power supply voltage | VBATT | When the battery backup function is not used | - | VCC | - | V | | | | When the battery backup function is used | 1.6 | - | 3.6 | V | | Analog power supply voltages | AVCC0*1, *2 | - 1 | 1.6 | - | 5.5 | V | | | AVSS0 | | - | 0 | - | V | | | VREFH0 | | | - | AVCC0 | V | | | VREFL0 | ADC14 Reference | - | 0 | - | V | | | VREFH | When used as | 1.6 | - | AVCC0 | V | | | VREFL | DAC12 Reference | - | 0 | - | V | Note 1. Use AVCC0 and VCC under the following conditions: AVCC0 and VCC can be set individually within the operating range when VCC ≥ 2.2 V and AVCC0 ≥ 2.2 V. AVCC0 = VCC when VCC < 2.2 V or AVCC < 2.2 V. Note 2. When powering on the VCC and AVCC0 pins, power them on at the same time or the VCC pin first and then the AVCC0 pin. #### 2.2 DC Characteristics #### 2.2.1 Tj/Ta Definition Table 2.3 **DC Characteristics** Conditions: Products with operating temperature (T<sub>a</sub>) -40 to +105°C | Parameter | Symbol | Тур | Max | Unit | Test conditions | |----------------------------------|--------|-----|-------------------|------|---------------------------------------------------------------------| | Permissible junction temperature | Tj | - | 125 | °C | High-speed mode | | | | | 105* <sup>1</sup> | | Middle-speed mode Low-voltage mode Low-speed mode Subosc-speed mode | Make sure that Tj = T<sub>a</sub> + $\theta$ ja × total power consumption (W), where total power consumption = (VCC – V<sub>OH</sub>) × $\Sigma$ I<sub>OH</sub> + V<sub>OL</sub> × Note: The upper limit of operating temperature is 85°C or 105°C, depending on the product. For details, see section 1.3, Part Note 1. Numbering. If the part number shows the operation temperature at 85°C, then the maximum value of Tj is 105°C, otherwise, it #### 2.2.2 $I/O V_{IH}, V_{II}$ Table 2.4 I/O $V_{IH}$ , $V_{IL}$ (1) Conditions: VCC = AVCC0 = VCC\_USB = VCC\_USB\_LDO = 2.7 to 5.5V, VBATT = 1.6 to 3.6 V, VSS = AVSS0 = 0 V | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |--------------------------------|--------------------------------------------------------------------|-----------------|--------------------------|-----|-------------------------|------|--------------------| | Schmitt trigger | IIC*1 (except for SMBus) | V <sub>IH</sub> | VCC × 0.7 | - | 5.8 | V | - | | input voltage | | V <sub>IL</sub> | - | - | VCC × 0.3 | | | | | | $\Delta V_{T}$ | VCC × 0.05 | - | - | | | | | RES, NMI | V <sub>IH</sub> | VCC × 0.8 | - | - | | | | | Other peripheral input pins excluding IIC | V <sub>IL</sub> | - | - | VCC × 0.2 | | | | | Choldening II-C | $\Delta V_{T}$ | VCC × 0.1 | - | - | | | | Input voltage | IIC (SMBus)*2 | V <sub>IH</sub> | 2.2 | - | - | | VCC = 3.6 to 5.5 V | | (except for<br>Schmitt trigger | | V <sub>IH</sub> | 2.0 | - | - | | VCC = 2.7 to 3.6 V | | input pin) | | V <sub>IL</sub> | - | - | 0.8 | | - | | | 5V-tolerant ports*3 | V <sub>IH</sub> | VCC × 0.8 | - | 5.8 | | | | | | V <sub>IL</sub> | - | - | VCC × 0.2 | | | | | P914, P915 | V <sub>IH</sub> | VCC_USB × 0.8 | - | VCC_USB + 0.3 | | | | | | V <sub>IL</sub> | - | - | VCC_USB × 0.2 | | | | | P000 to P008, P010 to P015 | V <sub>IH</sub> | AVCC0 × 0.8 | - | - | | | | | | V <sub>IL</sub> | - | - | AVCC0 × 0.2 | | | | | EXTAL | V <sub>IH</sub> | VCC × 0.8 | - | - | | | | | Input ports pins except for P000 to P008, P010 to P015, P914, P915 | V <sub>IL</sub> | - | - | VCC × 0.2 | | | | When V <sub>BATT</sub> | P402, P403, P404 | V <sub>IH</sub> | V <sub>BATT</sub> × 0.8 | - | V <sub>BATT</sub> + 0.3 | 1 | | | power supply is selected | | V <sub>IL</sub> | - | - | V <sub>BATT</sub> × 0.2 | 1 | | | JOIOULU | | $\Delta V_{T}$ | V <sub>BATT</sub> × 0.05 | - | - | | | Note 1. P205, P206, P400, P401, P407, P408 (total 6 pins). Note 2. P100, P101, P204, P205, P206, P400, P401, P407, P408 (total 9 pins). Note 3. P205, P206, P400 to P404, P407, P408 (total 9 pins). Table 2.5 I/O $V_{IH}$ , $V_{IL}$ (2) Conditions: VCC = AVCC0 = VCC\_USB = VCC\_USB\_LDO = 1.6 to 2.7 V, VBATT = 1.6 to 3.6 V, VSS = AVSS0 = 0 V | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |--------------------------------|--------------------------------------------------------------------|-----------------|--------------------------|-----|-------------------------|------------------|-----------------| | Schmitt trigger | RES, NMI | V <sub>IH</sub> | VCC × 0.8 | - | - | V | - | | input voltage | Peripheral input pins | V <sub>IL</sub> | - | - | VCC × 0.2 | | | | | | $\Delta V_{T}$ | VCC × 0.01 | - | - | | | | Input voltage | 5V-tolerant ports*1 | V <sub>IH</sub> | VCC × 0.8 | - | 5.8 | | | | (except for<br>Schmitt trigger | | V <sub>IL</sub> | - | - | VCC × 0.2 | -<br>-<br>-<br>- | | | input pin) | P914, P915 | V <sub>IH</sub> | VCC_USB × 0.8 | - | VCC_USB + 0.3 | | | | | | V <sub>IL</sub> | - | - | VCC_USB × 0.2 | | | | | P000 to P008, P010 to P015 | V <sub>IH</sub> | AVCC0 × 0.8 | - | - | | | | | | V <sub>IL</sub> | - | - | AVCC0 × 0.2 | | | | | EXTAL | V <sub>IH</sub> | VCC × 0.8 | - | - | | | | | Input ports pins except for P000 to P008, P010 to P015, P914, P915 | V <sub>IL</sub> | - | - | VCC × 0.2 | | | | When V <sub>BATT</sub> | P402, P403, P404 | V <sub>IH</sub> | V <sub>BATT</sub> × 0.8 | - | V <sub>BATT</sub> + 0.3 | | | | power supply is selected | | V <sub>IL</sub> | - | - | V <sub>BATT</sub> × 0.2 | | | | 30100104 | | $\Delta V_T$ | V <sub>BATT</sub> × 0.01 | - | - | | | Note 1. P205, P206, P400 to P404, P407, P408 (total 9 pins) ## 2.2.3 I/O I<sub>OH</sub>, I<sub>OL</sub> Table 2.6 I/O $I_{OH}$ , $I_{OL}$ (1 of 2) Conditions: VCC = AVCC0 = VCC\_USB = VCC\_USB\_LCO = 1.6 to 5.5 V | Parameter | | | Symbol | Min | Тур | Max | Unit | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------|-----|-----|-------|------| | Permissible output current | Ports P212, P213 | - | I <sub>OH</sub> | - | - | -4.0 | mA | | (average value per pin) | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | Port P408 | Low drive*1 | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | | Middle drive for IIC | I <sub>OH</sub> | - | - | -8.0 | mA | | | | Fast-mode*4<br>VCC = 2.7 to 5.5 V | I <sub>OL</sub> | - | - | 8.0 | mA | | | | Middle drive*2 | I <sub>OH</sub> | - | - | -20.0 | mA | | | | VCC = 3.0 to 5.5 V | I <sub>OL</sub> | - | - | 20.0 | mA | | | Port P409 | Low drive*1 | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | | Middle drive*2<br>VCC = 2.7 to 3.0 V<br>Middle drive*2<br>VCC = 3.0 to 5.5 V | I <sub>OH</sub> | - | - | -8.0 | mA | | | | | I <sub>OL</sub> | - | - | 8.0 | mA | | | | | I <sub>OH</sub> | - | - | -20.0 | mA | | | | | I <sub>OL</sub> | - | - | 20.0 | mA | | | Ports P100 to P115,<br>P201 to P204, P300 to P307,<br>P500 to P503, P600 to P603,<br>P608 to P610, P808, P809<br>(total 41 pins) | Low drive*1 | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | | Middle drive*2 | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 8.0 | mA | | | Ports P914, P915 | - | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | Other output pin*3 | Low drive*1 | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | | Middle drive*2 | Гон | - | - | -8.0 | mA | | | | | I <sub>OL</sub> | - | - | 8.0 | mA | Table 2.6 I/O $I_{OH}$ , $I_{OL}$ (2 of 2) Conditions: VCC = AVCC0 = VCC\_USB = VCC\_USB\_LCO = 1.6 to 5.5 V | Parameter | | Symbol | Min | Тур | Max | Unit | | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------|-----|-----|-------|----| | Permissible output current | Ports P212, P213 | - | I <sub>OH</sub> | - | - | -4.0 | mA | | (Max value per pin) | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | Port P408 | Low drive*1 | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | | Middle drive for IIC | I <sub>OH</sub> | - | - | -8.0 | mA | | | | Fast-mode*4<br>VCC = 2.7 to 5.5 V | I <sub>OL</sub> | - | - | 8.0 | mA | | | | Middle drive*2 | I <sub>OH</sub> | - | - | -20.0 | mA | | | | VCC = 3.0 to 5.5 V | I <sub>OL</sub> | - | - | 20.0 | mA | | | Port P409 | Low drive*1 | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | | Middle drive*2 | I <sub>OH</sub> | - | - | -8.0 | mA | | | | VCC = 2.7 to 3.0 V | I <sub>OL</sub> | - | - | 8.0 | mA | | | | Middle drive*2 | I <sub>OH</sub> | - | - | -20.0 | mA | | | | VCC = 3.0 to 5.5 V | I <sub>OL</sub> | - | - | 20.0 | mA | | | Ports P100 to P115,<br>P201 to P204, P300 to P307,<br>P500 to P503, P600 to P603,<br>P608 to P610, P808, P809<br>(total 41 pins) | Low drive*1 | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | | Middle drive*2 | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 8.0 | mA | | | Ports P914, P915 | - | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | Other output pin*3 | Low drive*1 | I <sub>OH</sub> | - | - | -4.0 | mA | | | | | I <sub>OL</sub> | - | - | 4.0 | mA | | | | Middle drive*2 | I <sub>OH</sub> | - | - | -8.0 | mA | | | | | I <sub>OL</sub> | - | - | 8.0 | mA | | Permissible output current | Total of ports P000 to P008, P01 | 0 to P015 | ΣI <sub>OH (max)</sub> | - | - | -30 | mA | | (max value total pins) | | | ΣI <sub>OL (max)</sub> | - | - | 30 | mA | | | Ports P914, P915 | Ports P914, P915 | | | - | -2.0 | mA | | | | | ΣI <sub>OL (min)</sub> | - | - | 2.0 | mA | | | Total of all output pin*5 | | ΣI <sub>OH (max)</sub> | - | - | -60 | mA | | | | | ΣI <sub>OL (max)</sub> | - | - | 60 | mA | To protect the reliability of the MCU, the output current values should not exceed the values in this table. The Caution: average output current indicates the average value of current measured during 100 $\mu$ s. - Note 1. This is the value when low driving ability is selected with the Port Drive Capability bit in PmnPFS register. - Note 2. This is the value when middle driving ability is selected with the Port Drive Capability bit in PmnPFS register. - Except for ports P200, P214, P215, which are input ports. Note 3. - Note 4. This is the value when middle driving ability for IIC Fast-mode is selected with the Port Drive Capability bit in PmnPFS register. - Note 5. For details on the permissible output current used with CTSU, see section 2.11, CTSU Characteristics. ## 2.2.4 I/O V<sub>OH</sub>, V<sub>OL</sub>, and Other Characteristics Table 2.7 I/O $V_{OH}$ , $V_{OL}$ (1) Conditions: VCC = AVCC0 = VCC\_USB = VCC\_USB\_LCO = 4.0 to 5.5 V | Parameter | | | Symbol | Min | Тур | Max | Unit | Test conditions | |----------------|---------------------|--------------|-----------------|---------------|-----|-----|------|---------------------------| | Output voltage | IIC*1 | | V <sub>OL</sub> | - | - | 0.4 | V | I <sub>OL</sub> = 3.0 mA | | | | | | - | - | 0.6 | | I <sub>OL</sub> = 6.0 mA | | | Ports P408, P409*2, | *3 | V <sub>OH</sub> | VCC - 1.0 | - | - | | I <sub>OH</sub> = -20 mA | | | | | V <sub>OL</sub> | - | - | 1.0 | | I <sub>OL</sub> = 20 mA | | | Ports P000 to | Low drive | V <sub>OH</sub> | AVCC0 - 0.8 | - | - | | I <sub>OH</sub> = -2.0 mA | | | P008, P010 to P015 | | V <sub>OL</sub> | - | - | 0.8 | | I <sub>OL</sub> = 2.0 mA | | | | Middle drive | V <sub>OH</sub> | AVCC0 - 0.8 | - | - | | I <sub>OH</sub> = -4.0 mA | | | | | V <sub>OL</sub> | - | - | 0.8 | | I <sub>OL</sub> = 4.0 mA | | | Ports P914, P915 | | V <sub>OH</sub> | VCC_USB - 0.8 | - | - | | I <sub>OH</sub> = -2.0 mA | | | | | V <sub>OL</sub> | - | - | 0.8 | | I <sub>OL</sub> = 2.0 mA | | | Other output pins*4 | Low drive | V <sub>OH</sub> | VCC - 0.8 | - | - | | I <sub>OH</sub> = -2.0 mA | | | | | V <sub>OL</sub> | - | - | 0.8 | | I <sub>OL</sub> = 2.0 mA | | | | Middle | V <sub>OH</sub> | VCC - 0.8 | - | - | | I <sub>OH</sub> = -4.0 mA | | | | drive*6 | V <sub>OL</sub> | - | - | 0.8 | | I <sub>OL</sub> = 4.0 mA | - Note 1. P100, P101, P204, P205, P206, P400, P401, P407, P408 (total 9 pins). - Note 2. This is the value when middle driving ability is selected with the Port Drive Capability bit in PmnPFS register. - Note 3. Based on characterization data, not tested in production. - Note 4. Except for ports P200, P214, P215, which are input ports. - Note 5. This is the value when middle driving ability for IIC is selected with the Port Drive Capability bit in PmnPFS register for P408. - Note 6. Except for P212, P213. Table 2.8 I/O $V_{OH}$ , $V_{OL}$ (2) Conditions: VCC = AVCC0 = VCC\_USB = VCC\_USB\_LCO = 2.7 to 4.0 V | Parameter | | | Symbol | Min | Тур | Max | Unit | Test conditions | |----------------|-------------------------------------|--------------|-----------------------|---------------|-----|-----|------|-----------------------------------------| | Output voltage | IIC*1 | | V <sub>OL</sub> | - | - | 0.4 | V | I <sub>OL</sub> = 3.0 mA | | | | | V <sub>OL</sub> *2,*5 | - | - | 0.6 | | I <sub>OL</sub> = 6.0 mA | | | Ports P408, P409*2, *3 | | V <sub>OH</sub> | VCC - 1.0 | - | - | | I <sub>OH</sub> = -20 mA<br>VCC = 3.3 V | | | | | V <sub>OL</sub> | - | - | 1.0 | | I <sub>OL</sub> = 20 mA<br>VCC = 3.3 V | | | Ports P000 to P008,<br>P010 to P015 | Low drive | V <sub>OH</sub> | AVCC0 - 0.5 | - | - | | I <sub>OH</sub> = -1.0 mA | | | | | V <sub>OL</sub> | - | - | 0.5 | | I <sub>OL</sub> = 1.0 mA | | | | Middle drive | V <sub>OH</sub> | AVCC0 - 0.5 | - | - | | I <sub>OH</sub> = -2.0 mA | | | | | V <sub>OL</sub> | - | - | 0.5 | | I <sub>OL</sub> = 2.0 mA | | | Ports P914, P915 | | V <sub>OH</sub> | VCC_USB - 0.5 | - | - | | I <sub>OH</sub> = -1.0 mA | | | | | V <sub>OL</sub> | - | - | 0.5 | 1 | I <sub>OL</sub> = 1.0 mA | | | Other output pins*4 | Low drive | V <sub>OH</sub> | VCC - 0.5 | - | - | | I <sub>OH</sub> = -1.0 mA | | | | | V <sub>OL</sub> | - | - | 0.5 | | I <sub>OL</sub> = 1.0 mA | | | | Middle | V <sub>OH</sub> | VCC - 0.5 | - | - | | I <sub>OH</sub> = -2.0 mA | | | | drive*6 | V <sub>OL</sub> | - | - | 0.5 | | I <sub>OL</sub> = 2.0 mA | - Note 1. P100, P101, P204, P205, P206, P400, P401, P407, P408 (total 9 pins). - Note 2. This is the value when middle driving ability is selected with the Port Drive Capability bit in PmnPFS register. - Note 3. Based on characterization data, not tested in production. - Note 4. Except for ports P200, P214, P215, which are input ports. - Note 5. This is the value when middle driving ability for IIC is selected with the Port Drive Capability bit in PmnPFS register for P408. - Note 6. Except for P212, P213. Table 2.9 I/O $V_{OH}$ , $V_{OL}$ (3) Conditions: VCC = AVCC0 = VCC\_USB = VCC\_USB\_LCO = 1.6 to 2.7 V | Parameter | | | Symbol | Min | Тур | Max | Unit | Test conditions | |----------------|---------------------|--------------|-----------------|---------------|-----|-----|------|----------------------------| | Output voltage | Ports P000 to P015 | Low drive | V <sub>OH</sub> | AVCC0 - 0.3 | - | - | V | $I_{OH} = -0.5 \text{ mA}$ | | | | | V <sub>OL</sub> | - | - | 0.3 | | I <sub>OL</sub> = 0.5 mA | | | | Middle drive | V <sub>OH</sub> | AVCC0 - 0.3 | - | - | | I <sub>OH</sub> = -1.0 mA | | | | | V <sub>OL</sub> | - | - | 0.3 | | I <sub>OL</sub> = 1.0 mA | | | Ports P914, P915 | | V <sub>OH</sub> | VCC_USB - 0.3 | - | - | | $I_{OH} = -0.5 \text{ mA}$ | | | | | V <sub>OL</sub> | - | - | 0.3 | | I <sub>OL</sub> = 0.5 mA | | | Other output pins*1 | Low drive | V <sub>OH</sub> | VCC - 0.3 | - | - | | I <sub>OH</sub> = -0.5 mA | | | | | V <sub>OL</sub> | - | - | 0.3 | | I <sub>OL</sub> = 0.5 mA | | | | Middle | V <sub>OH</sub> | VCC - 0.3 | - | - | | I <sub>OH</sub> = -1.0 mA | | | | drive*2 | V <sub>OL</sub> | - | - | 0.3 | | I <sub>OL</sub> = 1.0 mA | Note 1. Except for ports P200, P214, P215, which are input ports. Note 2. Except for P212, P213. Table 2.10 I/O other characteristics Conditions: VCC = AVCC0 = 1.6 to 5.5 V | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |-----------------------------------------|------------------------------------------------------------------------|------------------|-----|-----|-----|------|----------------------------------------------------| | Input leakage current | RES, P200, P214, P215 | I <sub>in</sub> | - | - | 1.0 | μА | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = VCC | | Three-state leakage current (off state) | 5V-tolerant ports | I <sub>TSI</sub> | - | - | 1.0 | μА | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = 5.8 V | | | Other ports<br>(except for ports P200, P214,<br>P215 and 5 V tolerant) | | - | - | 1.0 | | V <sub>in</sub> = 0 V<br>V <sub>in</sub> = VCC | | Input pull-up resistor | All ports<br>(except for ports P200, P214,<br>P215, P914, P915) | R <sub>U</sub> | 10 | 20 | 50 | kΩ | V <sub>in</sub> = 0 V | | Input capacitance | P914, P915,<br>P100 to P103, P111, P112,<br>P200 | C <sub>in</sub> | - | - | 30 | pF | $V_{in} = 0 V$<br>f = 1 MHz<br>$T_a = 25^{\circ}C$ | | | Other input pins | 1 | - | - | 15 | 1 | | # 2.2.5 I/O Pin Output Characteristics of Low Drive Capacity Figure 2.2 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ Voltage Characteristics at Ta = 25°C when low drive output is selected (reference data) Figure 2.3 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 1.6 V when low drive output is selected (reference data) Figure 2.4 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 2.7 V when low drive output is selected (reference data) Figure 2.5 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 3.3 V when low drive output is selected (reference data) Figure 2.6 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 5.5 V when low drive output is selected (reference data) ### 2.2.6 I/O Pin Output Characteristics of Middle Drive Capacity Figure 2.7 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ voltage characteristics at Ta = 25°C when middle drive output is selected (reference data) Figure 2.8 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 1.6 V when middle drive output is selected (reference data) Figure 2.9 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 2.7 V when middle drive output is selected (reference data) Figure 2.10 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 3.3 V when middle drive output is selected (reference data) Figure 2.11 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 5.5 V when middle drive output is selected (reference data) # 2.2.7 P408, P409 I/O Pin Output Characteristics of Middle Drive Capacity Figure 2.12 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ voltage characteristics at Ta = 25°C when middle drive output is selected (reference data) Figure 2.13 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 2.7 V when middle drive output is selected (reference data) Figure 2.14 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 3.3 V when middle drive output is selected (reference data) Figure 2.15 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ temperature characteristics at VCC = 5.5 V when middle drive output is selected (reference data) # 2.2.8 IIC I/O Pin Output Characteristics Figure 2.16 $V_{OH}/V_{OL}$ and $I_{OH}/I_{OL}$ voltage characteristics at Ta = 25°C #### Operating and Standby Current 2.2.9 Table 2.11 Operating and standby current (1) (1 of 2) Conditions: VCC = AVCC0 = 1.6 to 5.5 V | Parameter | | | | _ | Symbol | Typ*10 | Max | Unit | Test<br>conditions | | | | | | | | | |--------------------|----------------------|-----------------|----------------------------------------------------------------|---------------|-----------------|--------|----------|------|--------------------|----|---|---|---|--|--|--|--| | Supply<br>urrent*1 | High-speed<br>mode*2 | Normal mode | All peripheral clock disabled, while (1) code | ICLK = 48 MHz | I <sub>CC</sub> | 8.3 | - | mA | *7 | | | | | | | | | | urrent · | mode 2 | | executing from flash*5 | ICLK = 32 MHz | | 5.8 | - | | | | | | | | | | | | | | | | ICLK = 16 MHz | | 3.5 | - | | | | | | | | | | | | | | | | ICLK = 8 MHz | | 2.2 | - | | | | | | | | | | | | | | | All peripheral clock | ICLK = 48 MHz | | 16.4 | - | | | | | | | | | | | | | | | disabled, CoreMark code executing from flash*5 | ICLK = 32 MHz | | 11.3 | - | | | | | | | | | | | | | | | | ICLK = 16 MHz | | 6.4 | - | | | | | | | | | | | | | | | | ICLK = 8 MHz | | 4.0 | - | | | | | | | | | | | | | | | All peripheral clock | ICLK = 48 MHz | | 18.5 | - | | | *9 | | | | | | | | | | | | enabled, while (1) code executing from flash*5 | ICLK = 32 MHz | | 13.8 | - | | *8 | | | | | | | | | | | | | | ICLK = 16 MHz | | 7.7 | - | | | | | | | | | | | | | | | | ICLK = 8 MHz | | 4.5 | - | | | | | | | | | | | | | | | All peripheral clock<br>enabled, code executing<br>from SRAM*5 | ICLK = 48 MHz | | - | 50.0 | | *9 | | | | | | | | | | | | Sleep mode | All peripheral clock disabled*5 | ICLK = 48 MHz | | 3.3 | - | | *7 | | | | | | | | | | | | | disabled | ICLK = 32 MHz | | 2.4 | - | | | | | | | | | | | | | | | | ICLK = 16 MHz | 1 | ] [ | 1.8 | - | - | | | | | | | | | | | | | | ICLK = 8 MHz | | 1.4 | - | | | | | | | | | | | | | | | All peripheral clock | ICLK = 48 MHz | | 13.4 | - | | *9 | | | | | | | | | | | | | enabled*5 | ICLK = 32 MHz | | 10.4 | - | | *8 | | | | | | | | | | | | | | ICLK = 16 MHz | | 6.0 | - | - | | | | | | | | | | | | | | | ICLK = 8 MHz | | 3.6 | - | | | | | | | | | | | | | | Increase during | BGO operation*6 | • | | 2.5 | - | | - | 1 | 1 | 1 | 1 | | | | | | | Middle-speed | Normal mode | All peripheral clock | ICLK = 12 MHz | I <sub>CC</sub> | 2.5 | - | mA | *7 | | | | | | | | | | | mode*2 | | disabled, while (1) code executing from flash*5 | ICLK = 8 MHz | | 2.0 | - | | | | | | | | | | | | | | | <b>3</b> | ICLK = 1 MHz | | 0.9 | - | | | | | | | | | | | | | | | All peripheral clock | ICLK = 12 MHz | | 4.7 | - | | | | | | | | | | | | | | | disabled, CoreMark code executing from flash*5 | ICLK = 8 MHz | | 3.7 | - | | | | | | | | | | | | | | | oncouning from fluori | ICLK = 1 MHz | | 1.2 | - | | | | | | | | | | | | | | | All peripheral clock | ICLK = 12 MHz | | 5.7 | - | | *8 | | | | | | | | | | | | | enabled, while (1) code executing from flash*5 | ICLK = 8 MHz | | 4.3 | - | 1 | | | | | | | | | | | | | | | ICLK = 1 MHz | | 1.5 | - | 1 | | | | | | | | | | | | | | All peripheral clock<br>enabled, code executing<br>from SRAM*5 | ICLK = 12 MHz | | - | 20.0 | - | | | | | | | | | | | | | Sleep mode | All peripheral clock | ICLK = 12 MHz | | 1.2 | - | 1 | *7 | | | | | | | | | | | | | disabled* <sup>5</sup> | ICLK = 8 MHz | | 1.2 | - | 1 | | | | | | | | | | | | | | | ICLK = 1 MHz | | 0.8 | - | | | | | | | | | | | | | | | All peripheral clock | ICLK = 12 MHz | | 4.4 | - | 1 | *8 | | | | | | | | | | | | | enabled*5 | ICLK = 8 MHz | | 3.4 | - | | | | | | | | | | | | | | | | ICLK = 1 MHz | | 1.4 | - | | | | | | | | | | | | | | Increase during | BGO operation*6 | | | 2.5 | <b>-</b> | 1 | _ | | | | | | | | | **Table 2.11** Operating and standby current (1) (2 of 2) Conditions: VCC = AVCC0 = 1.6 to 5.5 V | Parameter | | | | | Symbol | Typ*10 | Max | Unit | Test conditions | |------------------|----------------------------|-------------|----------------------------------------------------------------------------|-------------------|-----------------|--------|------|------|-----------------| | Supply current*1 | Low-speed mode*3 | Normal mode | All peripheral clock<br>disabled, while (1) code<br>executing from flash*5 | ICLK = 1 MHz | I <sub>CC</sub> | 0.4 | - | mA | *7 | | | | | All peripheral clock<br>disabled, CoreMark code<br>executing from flash*5 | ICLK = 1 MHz | | 0.6 | - | | | | | | | All peripheral clock<br>enabled, while (1) code<br>executing from flash*5 | ICLK = 1 MHz | | 1.0 | - | | *8 | | | | | All peripheral clock<br>enabled, code executing<br>from SRAM*5 | ICLK = 1 MHz | | - | 2.2 | | | | | | Sleep mode | All peripheral clock disabled*5 | ICLK = 1 MHz | | 0.3 | - | | *7 | | | | | All peripheral clock enabled*5 | ICLK = 1 MHz | | 0.9 | - | | *8 | | | Low-voltage mode*3 | Normal mode | All peripheral clock<br>disabled, while (1) code<br>executing from flash*5 | ICLK = 4 MHz | Icc | 1.7 | - | mA | *7 | | | | | All peripheral clock<br>disabled, CoreMark code<br>executing from flash*5 | ICLK = 4 MHz | | 2.8 | - | | | | | | | All peripheral clock<br>enabled, while (1) code<br>executing from flash*5 | ICLK = 4 MHz | | 3.0 | - | | *8 | | | | | All peripheral clock<br>enabled, code executing<br>from SRAM*5 | ICLK = 4 MHz | | - | 8.0 | | | | | | Sleep mode | All peripheral clock disabled*5 | ICLK = 4 MHz | | 1.3 | - | | *7 | | | | | All peripheral clock enabled*5 | ICLK = 4 MHz | | 2.5 | - | | *8 | | | Subosc-<br>speed<br>mode*4 | Normal mode | All peripheral clock<br>disabled, while (1) code<br>executing from flash*5 | ICLK = 32.768 kHz | Icc | 8.5 | - | μA | *8 | | | | | All peripheral clock<br>enabled, while (1) code<br>executing from flash*5 | ICLK = 32.768 kHz | | 14.9 | - | | | | | | | All peripheral clock<br>enabled, code executing<br>from SRAM*5 | ICLK = 32.768 kHz | | - | 83.0 | | | | | | Sleep mode | All peripheral clock disabled*5 | ICLK = 32.768 kHz | ] | 5.0 | - | | | | | | | All peripheral clock enabled*5 | ICLK = 32.768 kHz | | 11.4 | - | | | Note 1. Supply current values do not include output charge/discharge current from all pins. The values apply when internal pull-up MOSs are in the off state. The clock source is HOCO. Note 2. Note 3. The clock source is MOCO. Note 4. The clock source is the sub-clock oscillator. Note 5. This does not include BGO operation. Note 6. This is the increase for programming or erasure of the ROM or flash memory for data storage during program execution. Note 7. FCLK, PCLKB, PCLKC, and PCLKD are set to divided by 64. Note 8. FCLK, PCLKB, PCLKC, and PCLKD are the same frequency as that of ICLK. Note 9. FCLK and PCLKB are set to divided by 2 and PCLKD, and PCLKD are the same frequency as that of ICLK. Note 10. VCC = 3.3 V. Figure 2.17 Voltage dependency in high-speed operating mode (reference data) Figure 2.18 Voltage dependency in middle-speed operating mode (reference data) Figure 2.19 Voltage dependency in low-speed mode (reference data) Figure 2.20 Voltage dependency in low-voltage mode (reference data) Figure 2.21 Voltage dependency in subosc-speed mode (reference data) Table 2.12 Operating and standby current (2) Conditions: VCC = AVCC0 = 1.6 to 5.5 V | Parameter | | | Symbol | Typ*4 | Max | Unit | Test conditions | |-----------|----------------------------------------|------------------------|-----------------|-------|------|------|---------------------------------------------| | Supply | Software Standby | T <sub>a</sub> = 25°C | I <sub>CC</sub> | 0.8 | 4.5 | μΑ | - | | current*1 | mode*2 | T <sub>a</sub> = 55°C | | 1.3 | 7.1 | | | | | | T <sub>a</sub> = 85°C | | 3.5 | 20.2 | | | | | | T <sub>a</sub> = 105°C | | 8.7 | 53.7 | | | | | Increment for RTC low-speed on-chip | | | 0.5 | - | | - | | | Increment for RTC sub-clock oscillator | • | | 0.4 | - | | SOMCR.SODRV[1:0] are 11b (Low power mode 3) | | | | | | 1.2 | - | | SOMCR.SODRV[1:0] are 00b (Normal mode) | Note 1. Supply current values do not include output charge/discharge current from all pins. The values apply when internal pull-up MOSs are in the off state. Note 2. The IWDT and LVD are not operating. Note 3. Includes the current of sub-oscillation circuit or low-speed on-chip oscillator. Note 4. VCC = 3.3 V. Figure 2.22 Temperature dependency in Software Standby mode all SRAM (reference data) Table 2.13 Operating and standby current (3) Conditions: VCC = AVCC0 = 0V, VBATT = 1.6 to 3.6 V, VSS = AVSS0 = 0V | Parameter | • | | Symbol | Тур | Max | Unit | Test conditions | | | | | | | | | | | | | | | | | | | |-----------|-----------------|------------------------|-----------------|-----|-----|------|-----------------------------------------------|---|---|---|--|---|---|---|---|---|---|----------|----------|--|------------------------------------------|-----|---|--|---| | Supply | RTC operation | T <sub>a</sub> = 25°C | I <sub>CC</sub> | 0.8 | - | μA | VBATT = 2.0 V | | | | | | | | | | | | | | | | | | | | current*1 | when VCC is off | T <sub>a</sub> = 55°C | | 0.9 | - | | SOMCR.SORDRV[1:0] = 11b<br>(Low power mode 3) | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 85°C | | 1.0 | - | | (Low power mode 3) | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 105°C | | 1.1 | - | | | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 25°C | | 0.9 | - | | VBATT = 3.3 V | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 55°C | 1 | 1.0 | - | | SOMCR.SORDRV[1:0] = 11b<br>(Low power mode 3) | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 85°C | | 1.1 | - | | (Low power mode o) | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 105°C | | 1.2 | - | | | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 25°C | | 1.5 | - | | VBATT = 2.0 V | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 55°C | 1 | | | ] | ] | 1 | | 1 | | ] | ] | ] | ] | ] | | 1.7 | - | | SOMCR.SORDRV[1:0] = 00b<br>(Normal mode) | | | | | | | | T <sub>a</sub> = 85°C | | 2.0 | - | | (Normal mode) | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 105°C | | 2.2 | - | | | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 25°C | | 1.6 | - | | VBATT = 3.3 V | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 55°C | | 1.8 | - | | SOMCR.SORDRV[1:0] = 00b<br>(Normal mode) | | | | | | | | | | | | | | | | | | | | | | T <sub>a</sub> = 85°C | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | 7 | 7 | | - | 7 | 7 | $\dashv$ | $\dashv$ | | | 2.1 | - | | ( | | | | T <sub>a</sub> = 105°C | | 2.3 | - | | | | | | | | | | | | | | | | | | | | | Note 1. Supply current values do not include output charge/discharge current from all pins. The values apply when internal pull-up MOSs are in the off state. Figure 2.23 Temperature dependency of RTC operation with VCC off (reference data) Table 2.14 Operating and standby current (4) Conditions: VCC = AVCC0 = 1.6 to 5.5 V, VREFH0 = 2.7 V to AVCC0 | Parameter | | | Symbol | Min | Тур | Max | Unit | Test conditions | |--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------|-------------------------------|------------------------------|------|------|-----------------| | Analog power | During A/D conversion (at | high-speed conversion) | I <sub>AVCC</sub> | - | - | 3.0 | mA | - | | supply current | During A/D conversion (at | low-power conversion) | | - | - | 1.0 | mA | - | | | During D/A conversion (pe | r channel)*1 | | - | 0.4 | 0.8 | mA | - | | | Waiting for A/D and D/A co | onversion (all units)*6 | | - | - | 1.0 | μA | - | | Reference | During A/D conversion | | I <sub>REFH0</sub> | - | - | 150 | μA | - | | power supply<br>current | Waiting for A/D conversion | (all units) | | - | - | 60 | nA | - | | | During D/A conversion | | I <sub>REFH</sub> | - | 50 | 100 | μΑ | - | | | Waiting for D/A conversion | (all units) | | - | - | 100 | μΑ | - | | Temperature ser | nsor | | I <sub>TNS</sub> | - | 75 | - | μΑ | - | | Low-Power | Window mode | | I <sub>CMPLP</sub> | - | 15 | - | μΑ | - | | Analog<br>Comparator | Comparator high-speed me | ode | | - | 10 | - | μΑ | - | | operating<br>current | Comparator low-speed mo | de | | - | 2 | - | μA | - | | J. 1011 | Comparator low-speed mo | de using DAC8 | | - | 820 | - | μΑ | - | | Operational | Low power mode | 1 unit operating | I <sub>AMP</sub> | - | 2.5 | 4.0 | μΑ | - | | Amplifier<br>operating | | 2 units operating | | - | 4.5 | 8.0 | μΑ | - | | current | | 3 units operating | | - | 6.5 | 11.0 | μΑ | - | | | | 4 units operating | | - | 8.5 | 14.0 | μΑ | - | | | High speed mode | 1 unit operating | | - | 140 | 220 | μΑ | | | | | 2 units operating | | - | 280 | 410 | μΑ | | | | | 3 units operating | | - | 420 | 600 | μΑ | - | | | | 4 units operating | | - | 560 | 780 | μΑ | - | | LCD operating current | External resistance division $f_{LCD} = f_{SUB} = 128 \text{ Hz}, 1/3$ | | I <sub>LCD1</sub> *5 | - | 0.34 | - | μA | - | | | Internal voltage boosting m f <sub>LCD</sub> = f <sub>SUB</sub> = 128 Hz, 1/3 | nethod (VLCD.VLCD = 04)<br>bias, and 4-time slice | I <sub>LCD2</sub> *5 | - | 0.92 | - | μA | - | | | Capacitor split method $f_{LCD} = f_{SUB} = 128 \text{ Hz}, 1/3$ | bias, and 4-time slice | I <sub>LCD3</sub> *5 | - | 0.19 | - | μA | - | | USB operating<br>current | During USB communication following settings and concern Host controller operation Bulk OUT transfer (64 by bulk IN transfer (64 byte Connect peripheral devicable from the USB port | litions: i is set to full-speed mode ytes) × 1, s) × 1 ces via a 1-meter USB | I <sub>USBH</sub> *2 | - | 4.3 (VCC)<br>0.9 (VCC_USB)*4 | - | mA | - | | | During USB communication following settings and conception of the Device controller operation bulk OUT transfer (64 by bulk IN transfer (64 byte). Connect the host device from the USB port. | ditions: on is set to full-speed mode ytes) × 1, s) × 1 | I <sub>USBF</sub> *2 | - | 3.6 (VCC)<br>1.1 (VCC_USB)*4 | - | mA | - | | | During suspended state ur<br>and conditions: Device controller operati<br>(pull up the USB_DP pin Software standby mode Connect the host device<br>from the USB port. | I <sub>SUSP</sub> *3 | - | 0.35 (VCC)<br>170 (VCC_USB)*4 | - | μΑ | - | | - Note 1. The reference power supply current is included in the power supply current value for D/A conversion. - Note 2. Current consumed only by the USBFS. - Note 3. Includes the current supplied from the pull-up resistor of the USB\_DP pin to the pull-down resistor of the host device, in addition to the current consumed by the MCU during the suspended state. - Note 4. When VCC = VCC\_USB = 3.3 V. - Note 5. Current flowing only to the LCD controller. Not including the current that flows through the LCD panel. - Note 6. When the MCU is in Software Standby mode or the MSTPCRD.MSTPD16 (ADC140 module stop bit) is in the module-stop state. ### 2.2.10 VCC Rise and Fall Gradient and Ripple Frequency Table 2.15 Rise and fall gradient characteristics Conditions: VCC = AVCC0 = 0 to 5.5 V | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |------------------------------|--------------------------------------------------------------|--------|------|-----|-----|------|-----------------| | Power-on VCC rising gradient | Voltage monitor 0 reset disabled at startup (normal startup) | SrVCC | 0.02 | - | 2 | ms/V | - | | | Voltage monitor 0 reset enabled at startup*1 | | 0.02 | - | - | | | | | SCI/USB boot mode*2 | | 0.02 | - | 2 | | | Note 1. When OFS1.LVDAS = 0. Note 2. At boot mode, the reset from voltage monitor 0 is disabled regardless of the value of OFS1.LVDAS bit. #### Table 2.16 Rising and falling gradient and ripple frequency characteristics Conditions: VCC = AVCC0 = VCC USB = 1.6 to 5.5 V The ripple voltage must meet the allowable ripple frequency $f_{r(VCC)}$ within the range between the VCC upper limit (5.5 V) and lower limit (1.6 V). When VCC change exceeds VCC ±10%, the allowable voltage change rising/falling gradient dt/dVCC must be met. | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |------------------------------------------------------|----------------------|-----|-----|-----|------|--------------------------------------------------| | Allowable ripple frequency | f <sub>r (VCC)</sub> | - | - | 10 | kHz | Figure 2.24<br>V <sub>r (VCC)</sub> ≤ VCC × 0.2 | | | | - | - | 1 | MHz | Figure 2.24<br>V <sub>r (VCC)</sub> ≤ VCC × 0.08 | | | | - | - | 10 | MHz | Figure 2.24<br>V <sub>r (VCC)</sub> ≤ VCC × 0.06 | | Allowable voltage change rising and falling gradient | dt/dVCC | 1.0 | - | - | ms/V | When VCC change exceeds VCC ±10% | Figure 2.24 Ripple waveform #### 2.3 AC Characteristics ### 2.3.1 Frequency Table 2.17 Operation frequency value in high-speed operating mode Conditions: VCC = AVCC0 = 2.4 to 5.5 V | Parameter | | _ | Symbol | Min | Тур | Max*5 | Unit | |-----------|---------------------------------------|--------------|--------|----------|-----|-------|------| | Operation | System clock (ICLK)*4 | 2.7 to 5.5 V | f | 0.032768 | - | 48 | MHz | | frequency | | 2.4 to 2.7 V | | 0.032768 | - | 16 | | | | FlashIF clock (FCLK)*1, *2, *4 | 2.7 to 5.5 V | | 0.032768 | - | 32 | | | | | 2.4 to 2.7 V | | 0.032768 | - | 16 | | | | Peripheral module clock (PCLKA)*4 | 2.7 to 5.5 V | | - | - | 48 | | | | Peripheral module clock (PCLKB)*4 | 2.4 to 2.7 V | | - | - | 16 | | | | | 2.7 to 5.5 V | | - | - | 32 | | | | | 2.4 to 2.7 V | | - | - | 16 | | | | Peripheral module clock (PCLKC)*3, *4 | 2.7 to 5.5 V | | - | - | 64 | | | | | 2.4 to 2.7 V | | - 16 | | | | | | Peripheral module clock (PCLKD)*4 | 2.7 to 5.5 V | | 7 | T - | - | 64 | | | | 2.4 to 2.7 V | | - | - | 16 | | - Note 1. The lower-limit frequency of FCLK is 1 MHz while programming or erasing the flash memory. When using FCLK for programming or erasing the flash memory at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set. - Note 2. The frequency accuracy of FCLK must be ±3.5% while programming or erasing the flash memory. Confirm the frequency accuracy of the clock source. - Note 3. The lower-limit frequency of PCLKC is 4 MHz at 2.4 V or above and 1 MHz at below 2.4 V when the 14-bit A/D converter is in use. - Note 4. See section 8, Clock Generation Circuit in User's Manual for the relationship of frequencies between ICLK, PCLKA, PCLKB, PCLKC, PCLKD, and FCLK. - Note 5. The maximum value of operation frequency does not include internal oscillator errors. For details on the range of guaranteed operation, see Table 2.22, Clock timing. Table 2.18 Operation frequency value in middle-speed mode Conditions: VCC = AVCC0 = 1.8 to 5.5 V | Parameter | | | Symbol | Min | Тур | Max*5 | Unit | | | | | |-----------|---------------------------------------|--------------|--------|----------|-----|-------|------|---|---|----|--| | Operation | System clock (ICLK)*4 | 2.7 to 5.5 V | f | 0.032768 | - | 12 | MHz | | | | | | frequency | | 2.4 to 2.7 V | | 0.032768 | - | 12 | | | | | | | | | 1.8 to 2.4 V | | 0.032768 | - | 8 | | | | | | | | FlashIF clock (FCLK)*1, *2, *4 | 2.7 to 5.5 V | | 0.032768 | - | 12 | | | | | | | | | 2.4 to 2.7 V | | 0.032768 | - | 12 | | | | | | | | | 1.8 to 2.4 V | | 0.032768 | - | 8 | | | | | | | | Peripheral module clock (PCLKA)*4 | 2.7 to 5.5 V | | - | - | 12 | | | | | | | | | 2.4 to 2.7 V | | - | - | 12 | | | | | | | | Peripheral module clock (PCLKB)*4 | 1.8 to 2.4 V | | - | - | 8 | | | | | | | | | 2.7 to 5.5 V | | - | - | 12 | | | | | | | | | 2.4 to 2.7 V | 1 | - | - | 12 | | | | | | | | | 1.8 to 2.4 V | | - | - | 8 | | | | | | | | Peripheral module clock (PCLKC)*3, *4 | 2.7 to 5.5 V | | - | - | 12 | | | | | | | | | 2.4 to 2.7 V | | - | - | 12 | | | | | | | | | 1.8 to 2.4 V | _<br>_ | | | - | - | 8 | | | | | | Peripheral module clock (PCLKD)*4 | 2.7 to 5.5 V | | | | | - | - | - | 12 | | | | | 2.4 to 2.7 V | | | | | | - | - | 12 | | | | | 1.8 to 2.4 V | | - | - | 8 | | | | | | Note 1. The lower-limit frequency of FCLK is 1 MHz while programming or erasing the flash memory. When using FCLK for programming or erasing the flash memory at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set. - Note 2. The frequency accuracy of FCLK must be ±3.5% while programming or erasing the flash memory. Confirm the frequency accuracy of the clock source. - Note 3. The lower-limit frequency of PCLKC is 4 MHz at 2.4 V or above and 1 MHz at below 2.4 V when the 14-bit A/D converter is in - Note 4. See section 8, Clock Generation Circuit in User's Manual for the relationship of frequencies between ICLK, PCLKA, PCLKB, PCLKC, PCLKD, FCLK. - Note 5. The maximum value of operation frequency does not include internal oscillator errors. For details on the range of guaranteed operation, see Table 2.22, Clock timing. Table 2.19 Operation frequency value in low-speed mode Conditions: VCC = AVCC0 = 1.8 to 5.5 V | Parameter | | | Symbol | Min | Тур | Max*4 | Unit | |-----------|---------------------------------------|--------------|--------|----------|-----|-------|------| | Operation | System clock (ICLK)*3 | 1.8 to 5.5 V | f | 0.032768 | - | 1 | MHz | | frequency | FlashIF clock (FCLK)*1, *3 | 1.8 to 5.5 V | | 0.032768 | - | 1 | | | | Peripheral module clock (PCLKA)*3 | 1.8 to 5.5 V | | - | - | 1 | | | | Peripheral module clock (PCLKB)*3 | 1.8 to 5.5 V | 1 | - | - | 1 | | | | Peripheral module clock (PCLKC)*2, *3 | 1.8 to 5.5 V | | - | - | 1 | | | | Peripheral module clock (PCLKD)*3 | 1.8 to 5.5 V | | - | - | 1 | | - Note 1. The lower-limit frequency of FCLK is 1 MHz while programming or erasing the flash memory. - Note 2. The lower-limit frequency of PCLKC is 1 MHz when the A/D converter is in use. - Note 3. See section 8, Clock Generation Circuit in User's Manual for the relationship of frequencies between ICLK, PCLKA, PCLKB, PCLKC, PCLKD, FCLK. - Note 4. The maximum value of operation frequency does not include internal oscillator errors. For details on the range of guaranteed operation, see Table 2.22, Clock timing. Table 2.20 Operation frequency value in low-voltage mode Conditions: VCC = AVCC0 = 1.6 to 5.5 V | Parameter | | | Symbol | Min | Тур | Max*5 | Unit | |-----------|---------------------------------------|--------------|--------|----------|-----|-------|------| | Operation | System clock (ICLK)*4 | 1.6 to 5.5 V | f | 0.032768 | - | 4 | MHz | | frequency | FlashIF clock (FCLK)*1, *2, *4 | 1.6 to 5.5 V | | 0.032768 | - | 4 | | | | Peripheral module clock (PCLKA)*4 | 1.6 to 5.5 V | | - | - | 4 | | | | Peripheral module clock (PCLKB)*4 | 1.6 to 5.5 V | | - | - | 4 | | | | Peripheral module clock (PCLKC)*3, *4 | 1.6 to 5.5 V | 1 | - | - | 4 | | | | Peripheral module clock (PCLKD)*4 | 1.6 to 5.5 V | | - | - | 4 | | - Note 1. The lower-limit frequency of FCLK is 1 MHz while programming or erasing the flash memory. When using FCLK for programming or erasing the flash memory at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set. - Note 2. The frequency accuracy of FCLK must be ±3.5% while programming or erasing the flash memory. Confirm the frequency accuracy of the clock source. - Note 3. The lower-limit frequency of PCLKC is 4 MHz at 2.4 V or above and 1 MHz at below 2.4 V when the 14-Bit A/D converter is in use. - Note 4. See section 8, Clock Generation Circuit in User's Manual for the relationship of frequencies between ICLK, PCLKA, PCLKB, PCLKC, PCLKD, FCLK. - Note 5. The maximum value of operation frequency does not include internal oscillator errors. For details on the range of guaranteed operation, see Table 2.22, Clock timing. Table 2.21 Operation frequency value in subosc-speed mode Conditions: VCC = AVCC0 = 1.8 to 5.5 V | Parameter | | | Symbol | Min | Тур | Max | Unit | |-----------|---------------------------------------|-------------------------------------|--------|---------|--------|---------|------| | Operation | System clock (ICLK)*3 1.8 to 5.5 \ | | f | 27.8528 | 32.768 | 37.6832 | kHz | | frequency | FlashIF clock (FCLK)*1, *3 | 1.8 to 5.5 V | | 27.8528 | 32.768 | 37.6832 | | | | Peripheral module clock (PCLKA)*3 | module clock (PCLKA)*3 1.8 to 5.5 V | | - | - | 37.6832 | | | | Peripheral module clock (PCLKB)*3 | 1.8 to 5.5 V | | - | - | 37.6832 | | | | Peripheral module clock (PCLKC)*2, *3 | 1.8 to 5.5 V | | - | - | 37.6832 | | | | Peripheral module clock (PCLKD)*3 | 1.8 to 5.5 V | | - | - | 37.6832 | | Note 1. Programming and erasing the flash memory is not possible. ### 2.3.2 Clock Timing Table 2.22 Clock timing (1 of 2) | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |------------------------------------------------------------|------------------------|---------|--------|---------|------|-----------------| | EXTAL external clock input cycle time | t <sub>Xcyc</sub> | 50 | - | - | ns | Figure 2.25 | | EXTAL external clock input high pulse width | t <sub>XH</sub> | 20 | - | - | ns | | | EXTAL external clock input low pulse width | t <sub>XL</sub> | 20 | - | - | ns | | | EXTAL external clock rising time | t <sub>Xr</sub> | - | - | 5 | ns | | | EXTAL external clock falling time | t <sub>Xf</sub> | - | - | 5 | ns | | | EXTAL external clock input wait time*1 | t <sub>EXWT</sub> | 0.3 | - | - | μs | - | | EXTAL external clock input frequency | f <sub>EXTAL</sub> | - | - | 20 | MHz | 2.4 ≤ VCC ≤ 5.5 | | | | - | - | 8 | | 1.8 ≤ VCC < 2.4 | | | | - | - | 1 | | 1.6 ≤ VCC < 1.8 | | Main clock oscillator oscillation frequency | f <sub>MAIN</sub> | 1 | - | 20 | MHz | 2.4 ≤ VCC ≤ 5.5 | | | | 1 | - | 8 | | 1.8 ≤ VCC < 2.4 | | | | 1 | - | 4 | | 1.6 ≤ VCC < 1.8 | | Main clock oscillation stabilization wait time (crystal)*9 | t <sub>MAINOSCWT</sub> | - | - | _*9 | ms | - | | LOCO clock oscillation frequency | fLOCO | 27.8528 | 32.768 | 37.6832 | kHz | - | | LOCO clock oscillation stabilization time | t <sub>LOCO</sub> | - | - | 100 | μs | Figure 2.26 | | IWDT-dedicated clock oscillation frequency | fILOCO | 12.75 | 15 | 17.25 | kHz | - | | MOCO clock oscillation frequency | f <sub>MOCO</sub> | 6.8 | 8 | 9.2 | MHz | - | | MOCO clock oscillation stabilization time | t <sub>MOCO</sub> | - | - | 1 | μs | - | Note 2. The 14-bit A/D converter cannot be used. Note 3. See section 8, Clock Generation Circuit in User's Manual for the relationship of frequencies between ICLK, PCLKA, PCLKB, PCLKC, PCLKD, FCLK. Table 2.22 Clock timing (2 of 2) | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------|----------------------------------------|--------------------------------------------|-------|--------|-------|------|--------------------------------------| | HOCO clock oscillation frequency | 1 | fHOCO24 | 23.64 | 24 | 24.36 | MHz | Ta = -40 to -20°C<br>1.8 ≤ VCC ≤ 5.5 | | | | | 22.68 | 24 | 25.32 | | Ta = -40 to 85°C<br>1.6 ≤ VCC < 1.8 | | | | | 23.76 | 24 | 24.24 | | Ta = -20 to 85°C<br>1.8 ≤ VCC ≤ 5.5 | | | | | 23.52 | 24 | 24.48 | | Ta = 85 to 105°C<br>2.4 ≤ VCC ≤ 5.5 | | | | f <sub>HOCO32</sub> | 31.52 | 32 | 32.48 | | Ta = -40 to -20°C<br>1.8 ≤ VCC ≤ 5.5 | | | | | 30.24 | 32 | 33.76 | | Ta = -40 to 85°C<br>1.6 ≤ VCC < 1.8 | | | | | 31.68 | 32 | 32.32 | | Ta = -20 to 85°C<br>1.8 ≤ VCC ≤ 5.5 | | | | | 31.36 | 32 | 32.64 | | Ta = 85 to 105°C<br>2.4 ≤ VCC ≤ 5.5 | | | | fHOCO48*4 | 47.28 | 48 | 48.72 | | Ta = -40 to -20°C<br>1.8 ≤ VCC ≤ 5.5 | | | | | 47.52 | 48 | 48.48 | | Ta = -20 to 85°C<br>1.8 ≤ VCC ≤ 5.5 | | | | | 47.04 | 48 | 48.96 | | Ta = -40 to 105°C<br>2.4 ≤ VCC ≤ 5.5 | | | | fHOCO64*5 | 63.04 | 64 | 64.96 | | Ta = -40 to -20°C<br>2.4 ≤ VCC ≤ 5.5 | | | | | 63.36 | 64 | 64.64 | | Ta = -20 to 85°C<br>2.4 ≤ VCC ≤ 5.5 | | | | | 62.72 | 64 | 65.28 | | Ta = 85 to 105°C<br>2.4 ≤ VCC ≤ 5.5 | | HOCO clock oscillation stabilization time*6, *7 | Except Low-Voltage mode | t <sub>HOCO24</sub><br>t <sub>HOCO32</sub> | - | - | 37.1 | μs | Figure 2.27 | | | | t <sub>HOCO48</sub> | - | - | 43.3 | | | | | | t <sub>HOCO64</sub> | - | - | 80.6 | | | | | Low-Voltage mode | thoco24<br>thoco32<br>thoco48<br>thoco64 | - | - | 100.9 | | | | PLL input frequency*2 | | f <sub>PLLIN</sub> | 4 | - | 12.5 | MHz | - | | PLL circuit oscillation frequency*2 | | f <sub>PLL</sub> | 24 | - | 64 | MHz | - | | PLL clock oscillation stabilization time*8 | | t <sub>PLL</sub> | - | - | 55.5 | μs | Figure 2.29 | | PLL free-running oscillation frequ | PLL free-running oscillation frequency | | - | 8 | - | MHz | - | | Sub-clock oscillator oscillation frequency | | f <sub>PLLFR</sub> | - | 32.768 | - | kHz | - | | Sub-clock oscillation stabilization | time*3 | tsubosc | - | - | _*3 | S | Figure 2.30 | - Note 1. Time until the clock can be used after the Main Clock Oscillator Stop bit (MOSCCR.MOSTP) is set to 0 (operating) when the external clock is stable. - Note 2. The VCC range that the PLL can be used is 2.4 to 5.5 V. - Note 3. After changing the setting of the SOSCCR.SOSTP bit so that the sub-clock oscillator operates, only start using the sub-clock after the sub-clock oscillation stabilization wait time elapses, that is greater than or equal to the value recommended by the oscillator manufacturer. - Note 4. The 48-MHz HOCO can be used within a VCC range of 1.8 V to 5.5 V. - Note 5. The 64-MHz HOCO can be used within a VCC range of 2.4 V to 5.5 V. - Note 6. This is a characteristic when HOCOCR.HCSTP bit is set to 0 (oscillation) in MOCO stop state. When HOCOCR.HCSTP bit is set to 0 (oscillation) during MOCO oscillation, this specification is shortened by 1 µs. - Note 7. Whether stabilization time has elapsed can be confirmed by OSCSF.HOCOSF. - Note 8. This is a characteristic when PLLCR.PLLSTP bit is set to 0 (operation) in MOCO stop state. When PLLCR.PLLSTP bit is set to 0 (operation) during MOCO oscillation, this specification is shortened by 1 µs. - Note 9. When setting up the main clock, ask the oscillator manufacturer for an oscillation evaluation and use the results as the recommended oscillation stabilization time. Set the MOSCWTCR register to a value equal to or greater than the recommended stabilization time. After changing the setting of the MOSCCR.MOSTP bit so that the main clock oscillator operates, read the OSCSF.MOSCSF flag to confirm that it is 1, then start using the main clock. Figure 2.25 EXTAL external clock input timing Figure 2.26 LOCO clock oscillation start timing Figure 2.27 HOCO clock oscillation start timing (started by setting HOCOCR.HCSTP bit) Figure 2.28 Main clock oscillation start timing Figure 2.29 PLL clock oscillation start timing (PLL is operated after main clock oscillation has settled) Figure 2.30 Sub-clock oscillation start timing Figure 2.31 MOCO clock oscillation start timing # 2.3.3 Reset Timing Table 2.23 Reset timing | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------|-----|------|-----|------|-----------------| | RES pulse width | At power-on | t <sub>RESWP</sub> | 3 | - | - | ms | Figure 2.32 | | | Other than above | t <sub>RESW</sub> | 30 | - | - | μs | Figure 2.33 | | Wait time after RES cancellation | LVD0: enable*1 | t <sub>RESWT</sub> | - | 0.7 | - | ms | Figure 2.32 | | (at power-on) | LVD0: disable*2 | | - | 0.3 | - | | | | Wait time after RES cancellation | LVD0: enable*1 | t <sub>RESWT2</sub> | - | 0.5 | - | ms | Figure 2.33 | | (during powered-on state) | LVD0: disable*2 | 1 | - | 0.05 | - | | | | Internal reset cancellation time (Watchdog | LVD0: enable*1 | t <sub>RESWT3</sub> | - | 0.6 | - | ms | - | | timer reset, SRAM parity error reset,<br>SRAM ECC error reset, Bus master MPU<br>error reset, Bus slave MPU error reset,<br>Stack pointer error reset, Software reset) | LVD0: disable*2 | | - | 0.15 | - | 1 | | Note 1. When OFS1.LVDAS = 0. Note 2. When OFS1.LVDAS = 1. Figure 2.32 Reset input timing at power-on Figure 2.33 Reset input timing ### 2.3.4 Wakeup Time Table 2.24 Timing of recovery from low power modes (1) | Parameter | | | | Symbol | Min | Тур | Max | Unit | Test conditions | |--------------------------------------------------|------------------------|---------------------------------------------------------|------------------------------------------------------------------|--------------------|-----|-----|-----|------|-----------------| | Recovery time<br>from Software<br>Standby mode*1 | High-speed mode | resonator main clock oscillat connected to (20 MHz)*2 | | t <sub>SBYMC</sub> | - | 2 | 3 | ms | Figure 2.34 | | | external of input to m | PLL (48 MHz) with main clock oscillator*2 | t <sub>SBYPC</sub> | - | 2 | 3 | ms | | | | | | External clock input to main clock oscillator | System clock source is<br>main clock oscillator<br>(20 MHz)*3 | t <sub>SBYEX</sub> | - | 14 | 25 | μs | | | | | | System clock source is PLL (48 MHz) with main clock oscillator*3 | t <sub>SBYPE</sub> | - | 53 | 76 | μs | | | | | System clock so (HOCO clock is 3 | | t <sub>SBYHO</sub> | - | 43 | 52 | μs | | | | | System clock so<br>(HOCO clock is 4 | | t <sub>SBYHO</sub> | - | 44 | 52 | μs | | | | | System clock source is HOCO*5<br>(HOCO clock is 64 MHz) | | - | 82 | 110 | μs | | | | | | System clock so | urce is MOCO | t <sub>SBYMO</sub> | - | 16 | 25 | μs | | Note 1. The division ratio of ICK, FCK, and PCKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source. Table 2.25 Timing of recovery from low power modes (2) | Parameter | <sup>2</sup> arameter | | | | | | Max | Unit | Test conditions | |---------------------------------------------------|-----------------------|-----------------------------------------------|------------------------------------------------------------------------|--------------------|---|-----|-----|------|-----------------| | Recovery time from Software Standby mode*1 Middle | Middle-speed<br>mode | Crystal resonator connected to | System clock source is<br>main clock oscillator<br>(12 MHz)*2 | t <sub>SBYMC</sub> | - | 2 | 3 | ms | Figure 2.34 | | | | main clock<br>oscillator | System clock source is<br>PLL (24 MHz) with main<br>clock oscillator*2 | t <sub>SBYPC</sub> | - | 2 | 3 | ms | | | | | External clock input to main clock oscillator | System clock source is<br>main clock oscillator<br>(12 MHz)*3 | t <sub>SBYEX</sub> | - | 2.9 | 10 | μs | | | | | | System clock source is<br>PLL (24 MHz) with main<br>clock oscillator*3 | t <sub>SBYPE</sub> | - | 49 | 76 | μs | | | | | System clock sou | urce is HOCO (24 MHz) | t <sub>SBYHO</sub> | - | 38 | 50 | μs | | | | | System clock sou | urce is MOCO | t <sub>SBYMO</sub> | - | 3.5 | 5.5 | μs | | Note 1. The division ratio of ICK, FCK, and PCKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source. Note 2. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 05h. Note 3. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 00h. Note 4. The HOCO Clock Wait Control Register (HOCOWTCR) is set to 05h. Note 5. The HOCO Clock Wait Control Register (HOCOWTCR) is set to 06h. Note 2. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 05h. Note 3. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 00h. Table 2.26 Timing of recovery from low power modes (3) | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | | | | |--------------------------------------------------|----------------|------------------------------------------------------------------|--------------------------------------------------------------|--------------------|------|-----------------|----|----|-------------| | Recovery time<br>from Software<br>Standby mode*1 | Low-speed mode | Crystal<br>resonator<br>connected to<br>main clock<br>oscillator | System clock source is<br>main clock oscillator<br>(1 MHz)*2 | t <sub>SBYMC</sub> | - | 2 | 3 | ms | Figure 2.34 | | | | External clock input to main clock oscillator | System clock source is main clock oscillator (1 MHz)*3 | t <sub>SBYEX</sub> | - | 28 | 50 | μs | | | | | System clock so | urce is MOCO | t <sub>SBYMO</sub> | - | 25 | 35 | μs | | Note 1. The division ratio of ICK, FCK, and PCKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source. Table 2.27 Timing of recovery from low power modes (4) | Parameter | | | | | | Тур | Max | Unit | Test conditions | |--------------------------------------------------|------------------|------------------------------------------------------------------|--------------------------------------------------------------|--------------------|---|-----|-----|------|-----------------| | Recovery time<br>from Software<br>Standby mode*1 | Low-voltage mode | Crystal<br>resonator<br>connected to<br>main clock<br>oscillator | System clock source is main clock oscillator (4 MHz)*2 | t <sub>SBYMC</sub> | - | 2 | 3 | ms | Figure 2.34 | | | | External clock input to main clock oscillator | System clock source is<br>main clock oscillator<br>(4 MHz)*3 | t <sub>SBYEX</sub> | - | 108 | 130 | μs | | | | | System clock sou | urce is HOCO | t <sub>SBYHO</sub> | - | 108 | 130 | μs | | Note 1. The division ratio of ICK, FCK, and PCKx is the minimum division ratio within the allowable frequency range. The recovery time is determined by the system clock source. When multiple oscillators are active, the recovery time can be determined by the following expression. Table 2.28 Timing of recovery from low power modes (5) | Parameter | | | Symbol | Min | Тур | Max | Unit | Test conditions | |-----------------------------------------------|--|----------------------------------------------------------|--------------------|-----|------|-----|------|-----------------| | Recovery time from Software Subosc-speed mode | | System clock source is sub-clock oscillator (32.768 kHz) | t <sub>SBYSC</sub> | - | 0.85 | 1 | ms | Figure 2.34 | | Standby mode*1 | | System clock source is LOCO (32.768 kHz) | t <sub>SBYLO</sub> | - | 0.85 | 1.2 | ms | | Note 1. The sub-clock oscillator or LOCO itself continues to oscillate in Software Standby mode during subosc-speed mode. Note 2. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 05h. Note 3. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 00h. Note 2. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 05h. Note 3. The Main Clock Oscillator Wait Control Register (MOSCWTCR) is set to 00h. Figure 2.34 Software Standby mode cancellation timing Table 2.29 Timing of recovery from low power modes (6) | Parameter | Parameter | | | Тур | Max | Unit | Test conditions | |-------------------------------------|--------------------------------------------------|------------------|---|-----|-----|------|-----------------| | Recovery time from Software Standby | High-speed mode<br>System clock source is HOCO | t <sub>SNZ</sub> | - | 36 | 45 | μs | Figure 2.35 | | mode to Snooze<br>mode | Middle-speed mode<br>System clock source is MOCO | t <sub>SNZ</sub> | - | 1.3 | 3.6 | μs | | | | Low-speed mode<br>System clock source is MOCO | t <sub>SNZ</sub> | - | 10 | 13 | μs | | | | Low-voltage mode<br>System clock source is HOCO | t <sub>SNZ</sub> | - | 87 | 110 | μs | | Figure 2.35 Software Standby mode to Snooze mode recovery timing ### 2.3.5 NMI and IRQ Noise Filter Table 2.30 NMI and IRQ noise filter | Parameter | Symbol Min Typ Max Unit Test conditions | | | | Test conditions | | | |-----------------|-----------------------------------------|----------------------------|---|---|-----------------|-----------------------------|---------------------------------| | NMI pulse width | t <sub>NMIW</sub> | 200 | - | - | ns | NMI digital filter disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns | | | | t <sub>Pcyc</sub> × 2*1 | - | - | | | t <sub>Pcyc</sub> × 2 > 200 ns | | | | 200 | - | - | | NMI digital filter enabled | t <sub>NMICK</sub> × 3 ≤ 200 ns | | | | t <sub>NMICK</sub> × 3.5*2 | - | - | | | t <sub>NMICK</sub> × 3 > 200 ns | | IRQ pulse width | t <sub>IRQW</sub> | 200 | - | - | ns | IRQ digital filter disabled | t <sub>Pcyc</sub> × 2 ≤ 200 ns | | | | t <sub>Pcyc</sub> × 2*1 | - | - | | | t <sub>Pcyc</sub> × 2 > 200 ns | | | | 200 | - | - | | IRQ digital filter enabled | t <sub>IRQCK</sub> × 3 ≤ 200 ns | | | | t <sub>IRQCK</sub> × 3.5*3 | - | - | | | t <sub>IRQCK</sub> × 3 > 200 ns | Note: 200 ns minimum in Software Standby mode. Note 1. $t_{\text{Pcyc}}$ indicates the cycle of PCLKB. Note 2. $t_{\mbox{NMICK}}$ indicates the cycle of the NMI digital filter sampling clock. Note 3. $t_{IRQCK}$ indicates the cycle of the IRQi digital filter sampling clock (i = 0 to 12, 14, 15). Figure 2.36 NMI interrupt input timing Figure 2.37 IRQ interrupt input timing # 2.3.6 I/O Ports, POEG, GPT, AGT, KINT, and ADC14 Trigger Timing Table 2.31 I/O Ports, POEG, GPT, AGT, KINT, and ADC14 trigger timing | Parameter | | | Symbol | Min | Max | Unit | Test conditions | |-----------|------------------------------------------------------|---------------------|--------------------------------------------|------|-----|--------------------|-----------------------| | I/O ports | Input data pulse width | | | 1.5 | - | t <sub>Pcyc</sub> | Figure 2.38 | | | Input/output data cycle (P002, P003, P004, P007) | | | 10 | - | us | | | POEG | POEG input trigger pulse width | | t <sub>POEW</sub> | 3 | - | t <sub>Pcyc</sub> | Figure 2.39 | | GPT | Input capture pulse width | Single edge | t <sub>GTICW</sub> | 1.5 | - | t <sub>PDcyc</sub> | Figure 2.40 | | | | Dual edge | | 2.5 | - | | | | AGT | AGTIO, AGTEE input cycle | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>ACYC</sub> *1 | 250 | - | ns | Figure 2.41 | | | | 2.4 V ≤ VCC < 2.7 V | | 500 | - | ns | -<br>-<br>-<br>-<br>- | | | | 1.8 V ≤ VCC < 2.4 V | | 1000 | - | ns | | | | | 1.6 V ≤ VCC < 1.8 V | | 2000 | - | ns | | | | AGTIO, AGTEE input high level width, low-level width | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>ACKWH</sub> ,<br>t <sub>ACKWL</sub> | 100 | - | ns | | | | | 2.4 V ≤ VCC < 2.7 V | | 200 | - | ns | | | | | 1.8 V ≤ VCC < 2.4 V | | 400 | - | ns | | | | | 1.6 V ≤ VCC < 1.8 V | | 800 | - | ns | | | | AGTIO, AGTO, AGTOA, AGTOB output frequency | 2.7 V ≤ VCC ≤ 5.5 V | t <sub>ACYC2</sub> | 62.5 | - | ns | Figure 2.41 | | | | 2.4 V ≤ VCC < 2.7 V | | 125 | - | ns | | | | | 1.8 V ≤ VCC < 2.4 V | | 250 | - | ns | | | | | 1.6 V ≤ VCC < 1.8 V | | 500 | - | ns | | | ADC14 | 14-bit A/D converter trigger input pulse width | | | 1.5 | - | t <sub>Pcyc</sub> | Figure 2.42 | | KINT | Key interrupt input low-level width | | t <sub>KR</sub> | 250 | - | ns | Figure 2.43 | Note 1. Constraints on AGTIO input: $t_{Pcyc} \times 2 < t_{ACYC}$ Note: $t_{Pcyc}$ : PCLKB cycle, $t_{PDcyc}$ : PCLKD cycle Figure 2.38 I/O ports input timing Figure 2.39 POEG input trigger timing Figure 2.40 GPT input capture timing Figure 2.41 AGT I/O timing Figure 2.42 ADC14 trigger input timing Figure 2.43 Key interrupt input timing # 2.3.7 CAC Timing Table 2.32 CAC timing | Parameter | | | Symbol | Min | Тур | Max | Unit | Test conditions | |-----------|--------------------------|---------------------------------------------|---------------------|------------------------------------------------|-----|-----|------|-----------------| | CAC | CACREF input pulse width | t <sub>PBcyc</sub> *1 ≤ t <sub>cac</sub> *2 | t <sub>CACREF</sub> | $4.5 \times t_{cac} + 3 \times t_{PBcyc}^{*1}$ | - | - | ns | - | | | | $t_{PBcyc}^{*1} > t_{cac}^{*2}$ | | $5 \times t_{cac} + 6.5 \times t_{PBcyc}^{*1}$ | • | - | ns | | Note 1. $t_{PBcyc}$ : PCLKB cycle. Note 2. $t_{cac}$ : CAC count clock source cycle. ### 2.3.8 SCI Timing Table 2.33 SCI timing (1) | Parameter | | | Symbol | Min | Max | Unit*1 | Test conditions | | |-----------|---------------------------------|---------------------------------|----------------|-------------------|-----|--------|-------------------|-------------| | SCI | Input clock cycle | Asynchronous Clock synchronous | | t <sub>Scyc</sub> | 4 | - | t <sub>Pcyc</sub> | Figure 2.44 | | | | | | | 6 | - | | | | | Input clock pulse wie | Input clock pulse width | | | 0.4 | 0.6 | t <sub>Scyc</sub> | | | | Input clock rise time | Input clock rise time | | | - | 20 | ns | | | | Input clock fall time | Input clock fall time | | | - | 20 | ns | | | | Output clock cycle | Output clock cycle Asynchronous | | t <sub>Scyc</sub> | 6 | - | t <sub>Pcyc</sub> | | | | | Clock synchronous | | 1 | 4 | - | | | | | Output clock pulse v | Output clock pulse width | | | 0.4 | 0.6 | t <sub>Scyc</sub> | | | | Output clock rise time | Output clock rise time | | t <sub>SCKr</sub> | - | 20 | ns | | | | | | | | - | 30 | | | | | Output clock fall time | Output clock fall time | | t <sub>SCKf</sub> | - | 20 | ns | | | | | | | | - | 30 | | | | | Transmit data delay | Clock<br>synchronous | 1.8 V or above | t <sub>TXD</sub> | - | 40 | ns ns | Figure 2.45 | | | (master) | | 1.6 V or above | | - | 45 | | | | | Transmit data delay | Clock<br>synchronous | 2.7 V or above | | - | 55 | | | | | (slave) | | 2.4 V or above | | - | 60 | | | | | | | 1.8 V or above | | - | 100 | | | | | | | 1.6 V or above | | - | 125 | | | | | Receive data setup | Clock | 2.7 V or above | t <sub>RXS</sub> | 45 | - | ns | | | | time (master) | synchronous | 2.4 V or above | | 55 | - | ns | | | | | | 1.8 V or above | | 90 | - | | | | | | | 1.6 V or above | | 110 | - | | | | | Receive data setup | Clock | 2.7 V or above | | 40 | - | | | | | time (slave) | synchronous | 1.6 V or above | | 45 | - | | | | | Receive data hold time (master) | Clock synchronous | | t <sub>RXH</sub> | 5 | - | ns | | | | Receive data hold time (slave) | Clock synchro | nous | t <sub>RXH</sub> | 40 | - | ns | | Note 1. $t_{Pcyc}$ : PCLKA cycle. Figure 2.44 SCK clock input timing Figure 2.45 SCI input/output timing in clock synchronous mode Table 2.34 SCI timing (2) (1 of 2) | Parameter | | | Symbol | Min | Max | Unit | Test conditions | | |---------------|---------------------------------------------|---------------------|-------------------------------------------|---------------------|------|-------|--------------------|----------------| | Simple<br>SPI | SCK clock cycle output (master) | | | t <sub>SPcyc</sub> | 4 | 65536 | t <sub>Pcyc</sub> | Figure 2.46 | | | SCK clock cycle input (slave) | | | | 6 | 65536 | | | | | SCK clock high pulse width | | | t <sub>SPCKWH</sub> | 0.4 | 0.6 | t <sub>SPcyc</sub> | | | | SCK clock low pulse width | | | t <sub>SPCKWL</sub> | 0.4 | 0.6 | t <sub>SPcyc</sub> | | | | SCK clock rise and fall time 1.8 V or above | | t <sub>SPCKr,</sub><br>t <sub>SPCKf</sub> | - | 20 | ns | | | | | 1.6 V or above | | | - | 30 | | | | | | Data input setup | Master | 2.7 V or above | | 45 | - | ns | Figure 2.47 to | | | time | | 2.4 V or above | | 55 | - | | Figure 2.50 | | | | | 1.8 V or above | | 80 | - | | | | | | | 1.6 V or above | | 110 | - | | | | | | Slave | 2.7 V or above | | 40 | - | | | | | | | 1.6 V or above | | 45 | - | | | | | Data input hold time | Master | | t <sub>H</sub> | 33.3 | - | ns | 1 | | | Slave | | | 40 | - | | | | | | SS input setup time | SS input setup time | | | 1 | - | t <sub>SPcyc</sub> | | | | SS input hold time | | | t <sub>LAG</sub> | 1 | - | t <sub>SPcyc</sub> | | | | Data output delay | Master | 1.8 V or above | | - | 40 | ns | | | | | | 1.6 V or above | | - | 50 | | | | | | Slave | 2.4 V or above | | - | 65 | | | | | | | 1.8 V or above | | - | 100 | | | | | | | 1.6 V or above | | - | 125 | | | | | Data output hold | ut hold Master | 2.7 V or above | - 011 | -10 | - | ns | | | | time | | 2.4 V or above | | -20 | - | | | | | | | 1.8 V or above | | -30 | - | | | | | | | 1.6 V or above | | -40 | - | | | | | | Slave | | | -10 | - | | | | | Data rise and fall time | Master | 1.8 V or above | | - | 20 | ns | | | | | | 1.6 V or above | | - | 30 | | | | | | Slave | 1.8 V or above | | - | 20 | | | | | | 1.6 V or above | | | - | 30 | | | Table 2.34 SCI timing (2) (2 of 2) | Parameter | | Symbol | Min | Max | Unit | Test conditions | |---------------|---------------------------|------------------|-----|--------------------------------------------------|-------------------|-----------------------------| | Simple<br>SPI | Slave access time | t <sub>SA</sub> | - | 10 (PCLKA ><br>32 MHz),<br>6 (PCLKA ≤<br>32 MHz) | t <sub>Pcyc</sub> | Figure 2.49 and Figure 2.50 | | | Slave output release time | t <sub>REL</sub> | - | 10 (PCLKA ><br>32 MHz),<br>6 (PCLKA ≤<br>32 MHz) | t <sub>Pcyc</sub> | | Figure 2.46 SCI simple SPI mode clock timing Figure 2.47 SCI simple SPI mode timing (master, CKPH = 1) Figure 2.48 SCI simple SPI mode timing (master, CKPH = 0) Figure 2.49 SCI simple SPI mode timing (slave, CKPH = 1) Figure 2.50 SCI simple SPI mode timing (slave, CKPH = 0) **Table 2.35** SCI timing (3) Conditions: VCC = 2.7 to 5.5 V | Parameter | Parameter | | Min | Max | Unit | Test conditions | |-------------------------|------------------------------------|-------------------|-----|----------------------------|------|----------------------------------------------------------------| | Simple I <sup>2</sup> C | SDA input rise time | t <sub>Sr</sub> | - | 1000 | ns | Figure 2.51 | | (Standard mode) | SDA input fall time | t <sub>Sf</sub> | - | 300 | ns | 1 | | | SDA input spike pulse removal time | t <sub>SP</sub> | 0 | 4 × t <sub>IICcyc</sub> *1 | ns | ] | | | Data input setup time | t <sub>SDAS</sub> | 250 | - | ns | ] | | | Data input hold time | t <sub>SDAH</sub> | 0 | - | ns | ] | | | SCL, SDA capacitive load | C <sub>b</sub> *2 | - | 400 | pF | ] | | Simple I <sup>2</sup> C | SDA input rise time | t <sub>Sr</sub> | - | 300 | ns | Figure 2.51 | | (Fast mode) | SDA input fall time | t <sub>Sf</sub> | - | 300 | ns | For all ports except P408, use | | | SDA input spike pulse removal time | t <sub>SP</sub> | 0 | 4 × t <sub>IICcyc</sub> *1 | ns | PmnPFS.DSCR | | | Data input setup time | t <sub>SDAS</sub> | 100 | - | ns | of middle drive. For port P408, | | | Data input hold time | t <sub>SDAH</sub> | 0 | - | ns | use | | | SCL, SDA capacitive load | C <sub>b</sub> *1 | - | 400 | pF | PmnPFS.DSCR1<br>/DSCR of middle<br>drive for IIC<br>fast-mode. | Note 1. tIICcyc: Clock cycle selected by the SMR.CKS[1:0] bits. tPcyc: PCLKB cycle. Note 2. Cb indicates the total capacity of the bus line. Figure 2.51 SCI simple IIC mode timing # 2.3.9 SPI Timing Table 2.36 SPI timing (1 of 2) Conditions: Middle drive output is selected in the Port Drive Capability bit in PmnPFS register | Parar | neter | | | Symbol | Min | Max | Unit*1 | Test conditions | |-------|------------------------------|---------------------|-------------------------------------------|---------------------|----------------------------------------------------------------------------------|------|-------------------|-----------------| | SPI | RSPCK clock cycle | Master | | t <sub>SPcyc</sub> | 2*4 | 4096 | t <sub>Pcyc</sub> | Figure 2.52 | | | | Slave | | 1 | 6 | 4096 | | | | | RSPCK clock high pulse width | Master | | | (t <sub>SPcyc</sub> –<br>t <sub>SPCKR</sub><br>– t <sub>SPCKF</sub> ) /<br>2 – 3 | - | ns | | | | | Slave | | 1 | 3 × t <sub>Pcyc</sub> | - | | | | | RSPCK clock low pulse width | Master | laster t <sub>s</sub> | | (t <sub>SPcyc</sub> –<br>t <sub>SPCKR</sub><br>– t <sub>SPCKF</sub> ) /<br>2 – 3 | - | ns | | | | Slave | | | | 3 × t <sub>Pcyc</sub> | - | | | | | RSPCK clock rise | Output | 2.7 V or above | t <sub>SPCKr,</sub> | - | 10 | ns | - | | | and fall time | | 2.4 V or above<br>1.8 V or above | | - | 15 | | | | | | | | | - | 20 | | | | | | | 1.6 V or above | 1 | - | 30 | | | | | | Input | | | - | 1 | μs | | | | Data input setup time | Master | | t <sub>SU</sub> | 10 | - | ns | Figure 2.53 to | | | | Slave | 2.4 V or above | 1 | 10 | - | | Figure 2.58 | | | | | 1.8 V or above | | 15 | - | | | | | | | 1.6 V or above | | 20 | - | | | | | Data input hold time | Master<br>(RSPCK is | s PCLKA/2) | t <sub>HF</sub> | 0 | - | ns | | | | (RSPC | | Master<br>(RSPCK is other than<br>above.) | | t <sub>Pcyc</sub> | - | | | | | | Slave | | t <sub>H</sub> | 20 | - | | | | | | | 1.8 V or above | t <sub>LEAD</sub> | -30 + N ×<br>t <sub>Spcyc</sub> *2 | - | ns | | | | | | 1.6 V or above | | -50 + N ×<br>t <sub>Spcyc</sub> *2 | - | | | | | | Slave | lave | | 6 × t <sub>Pcyc</sub> | - | | | | | SSL hold time | Master | | t <sub>LAG</sub> | -30 + N ×<br>t <sub>Spcyc</sub> *3 | - | | | | | | Slave | | | 6 × t <sub>Pcyc</sub> | - | | | Table 2.36 SPI timing (2 of 2) Conditions: Middle drive output is selected in the Port Drive Capability bit in PmnPFS register | am | eter | | | Symbol | Min | Max | Unit*1 | Test conditions | |----|-------------------------------|----------------------------------|----------------|----------------------------------|--------------------------------------------|---------------------------------------------------|--------|-----------------| | | Data output delay | Master | 2.7 V or above | t <sub>OD</sub> | - | 14 | ns | Figure 2.53 to | | | | | 2.4 V or above | 1 | - | 20 | | Figure 2.58 | | | | | 1.8 V or above | 1 | - | 25 | | | | | | | 1.6 V or above | 1 | - | 30 | 1 | | | | | Slave | 2.7 V or above | 1 | - | 50 | 1 | | | | | | 2.4 V or above | 1 | - | 60 | 1 | | | | | | 1.8 V or above | 1 | - | 85 | 1 | | | | | | 1.6 V or above | 1 | - | 110 | 1 | | | | Data output hold time | Master | • | t <sub>OH</sub> | 0 | - | ns | | | | | Slave | | | 0 | - | | | | | Successive transmission delay | Master | Master | | t <sub>SPcyc</sub> + 2 × t <sub>Pcyc</sub> | 8 × t <sub>SPcyc</sub><br>+ 2 × t <sub>Pcyc</sub> | ns | | | | | Slave | | 1 | 6 × t <sub>Pcyc</sub> | - | | | | | MOSI and MISO rise | Output 2.7 V or above | | t <sub>Dr,</sub> t <sub>Df</sub> | - | 10 | ns | | | | and fall time | e | 2.4 V or above | | - | 15 | | | | | | | 1.8 V or above | | - | 20 | | | | | | | 1.6 V or above | | - | 30 | | | | | | Input | | | - | 1 | μs | | | | SSL rise and fall time | Output | 2.7 V or above | t <sub>SSLr,</sub> | - | 10 | ns | | | | | | 2.4 V or above | t <sub>SSLf</sub> | - | 15 | | | | | | | 1.8 V or above | | - | 20 | | | | | | | 1.6 V or above | | - | 30 | | | | | Input | | | | - | 1 | μs | | | | Slave access time | | 2.4 V or above | t <sub>SA</sub> | - | 2 × t <sub>Pcyc</sub> + 100 | ns | Figure 2.57 and | | | | 1.8 V or above<br>1.6 V or above | | | - | 2 × t <sub>Pcyc</sub> + 140 | | Figure 2.58 | | | | | | | - | 2 × t <sub>Pcyc</sub> + 180 | | | | | Slave output release tir | me | 2.4 V or above | t <sub>REL</sub> | - | 2 × t <sub>Pcyc</sub> + 100 | ns | | | | | | 1.8 V or above | | - | 2 × t <sub>Pcyc</sub> + 140 | | | | | | | 1.6 V or above | | - | 2 × t <sub>Pcyc</sub> + 180 | ] | | Note 1. t<sub>Pcyc</sub>: PCLKA cycle. Note 2. N is set as an integer from 1 to 8 by the SPCKD register. Note 3. N is set as an integer from 1 to 8 by the SSLND register. Note 4. The upper limit of RSPCK is 16 MHz. Figure 2.52 SPI clock timing Figure 2.53 SPI timing (master, CPHA = 0) (bit rate: PCLKA division ratio is set to any value other than 1/2) Figure 2.54 SPI timing (master, CPHA = 0) (bit rate: PCLKA division ratio is set to 1/2) Figure 2.55 SPI timing (master, CPHA = 1) (bit rate: PCLKA division ratio is set to any value other than 1/2) Figure 2.56 SPI timing (master, CPHA = 1) (bit rate: PCLKA division ratio is set to 1/2) Figure 2.57 SPI timing (slave, CPHA = 0) Figure 2.58 SPI timing (slave, CPHA = 1) # 2.3.10 IIC Timing Table 2.37 IIC timing (1 of 2) Conditions: VCC = 2.7 to 5.5 V | Parameter | | Symbol | Min*1 | Max | Unit | Test conditions | |---------------------|----------------------------------------------------------------------|-------------------|-----------------------------------------------------------------|-----------------------------|------|-----------------| | IIC (standard mode, | SCL input cycle time | t <sub>SCL</sub> | 6 (12) × t <sub>IICcyc</sub> + 1300 | - | ns | Figure 2.59 | | SMBus) | SCL input high pulse width | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 300 | - | ns | | | | SCL input low pulse width | t <sub>SCLL</sub> | 3 (6) × t <sub>IICcyc</sub> +<br>300 | - | ns | | | | SCL, SDA input rise time | t <sub>Sr</sub> | - | 1000 | ns | | | | SCL, SDA input fall time | t <sub>Sf</sub> | - | 300 | ns | | | | SCL, SDA input spike pulse removal time | t <sub>SP</sub> | 0 | 1 (4) × t <sub>IICcyc</sub> | ns | | | | SDA input bus free time (When wakeup function is disabled) | t <sub>BUF</sub> | 3 (6) × t <sub>IICcyc</sub> +<br>300 | - | ns | | | | SDA input bus free time<br>(When wakeup function is enabled) | t <sub>BUF</sub> | 3 (6) × t <sub>IICcyc</sub> +<br>4 × t <sub>Pcyc</sub><br>+ 300 | - | ns | - | | | START condition input hold time (When wakeup function is disabled) | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300 | - | ns | | | | START condition input hold time<br>(When wakeup function is enabled) | t <sub>STAH</sub> | 1 (5) × t <sub>IICcyc</sub> + t <sub>Pcyc</sub> + 300 | - | ns | | | | Repeated START condition input setup time | t <sub>STAS</sub> | 1000 | - | ns | | | | STOP condition input setup time | t <sub>STOS</sub> | 1000 | - | ns | | | | Data input setup time | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50 | - | ns | | | | Data input hold time | t <sub>SDAH</sub> | 0 | - | ns | | | | SCL, SDA capacitive load | C <sub>b</sub> | - | 400 | pF | | Table 2.37 IIC timing (2 of 2) Conditions: VCC = 2.7 to 5.5 V | Parameter | | Symbol | Min*1 | Max | Unit | Test conditions | |--------------------|----------------------------------------------------------------------|-------------------|-----------------------------------------------------------------|-----------------------------|------|---------------------------------------| | IIC<br>(Fast mode) | SCL input cycle time | t <sub>SCL</sub> | 6 (12) × t <sub>IICcyc</sub> + 600 | - | ns | Figure 2.59<br>For all ports | | | SCL input high pulse width | t <sub>SCLH</sub> | 3 (6) × t <sub>IICcyc</sub> + 300 | - | ns | except P408,<br>use<br>PmnPFS.DS0 | | | SCL input low pulse width | t <sub>SCLL</sub> | 3 (6) × t <sub>IICcyc</sub> + 300 | - | ns | R of middle drive. | | | SCL, SDA input rise time | t <sub>Sr</sub> | - | 300 | ns | For port P408<br>use | | | SCL, SDA input fall time | t <sub>Sf</sub> | - | 300 | ns | PmnPFS.DS0 | | | SCL, SDA input spike pulse removal time | t <sub>SP</sub> | 0 | 1 (4) × t <sub>IICcyc</sub> | ns | R1/DSCR of middle drive for IIC fast- | | | SDA input bus free time<br>(When wakeup function is disabled) | t <sub>BUF</sub> | 3 (6) × t <sub>IICcyc</sub> + 300 | - | ns | mode. | | | SDA input bus free time<br>(When wakeup function is enabled) | t <sub>BUF</sub> | 3 (6) × t <sub>IICcyc</sub> +<br>4 × t <sub>Pcyc</sub><br>+ 300 | - | ns | | | | START condition input hold time (When wakeup function is disabled) | t <sub>STAH</sub> | t <sub>IICcyc</sub> + 300 | - | ns | | | | START condition input hold time<br>(When wakeup function is enabled) | t <sub>STAH</sub> | 1(5) × t <sub>IICcyc</sub> +<br>t <sub>Pcyc</sub> +<br>300 | - | ns | | | | Repeated START condition input setup time | t <sub>STAS</sub> | 300 | - | ns | | | | STOP condition input setup time | t <sub>STOS</sub> | 300 | - | ns | | | | Data input setup time | t <sub>SDAS</sub> | t <sub>IICcyc</sub> + 50 | - | ns | | | | Data input hold time | t <sub>SDAH</sub> | 0 | - | ns | | | | SCL, SDA capacitive load | C <sub>b</sub> | - | 400 | pF | | Note: $t_{\text{IICcyc}}$ : IIC internal reference clock (IIC $\phi$ ) cycle, $t_{\text{Pcyc}}$ : PCLKB cycle The value in parentheses apply when ICMR3.NF[1:0] is set to 11b while the digital filter is enabled with ICFER.NFE set to 1. Note 1. IIC bus interface input/output timing Figure 2.59 # 2.3.11 SSIE Timing **Table 2.38 SSIE timing** Conditions: VCC = 1.6 to 5.5 V | Parameter | | | Symbol | Min | Max | Unit | Test conditions | | |-------------------------------------------------------------------------------------------------|---------------------|-------------------|--------------------|-----|-----|-------------|-----------------|--| | SSIE | AUDIO_CLK input | 2.7 V or above | t <sub>AUDIO</sub> | - | 25 | MHz | - | | | | frequency | 1.6 V or above | | - | 4 | | | | | | Output clock period | 1 | t <sub>O</sub> | 250 | - | ns | Figure 2.60 | | | | Input clock period | | t <sub>l</sub> | 250 | - | ns | 1 | | | | Clock high pulse | 1.8 V or above | t <sub>HC</sub> | 100 | - | ns | | | | | width | 1.6 V or above | | 200 | - | | | | | | Clock low pulse | 1.8 V or above | t <sub>LC</sub> | 100 | - | ns | 7 | | | | width | 1.6 V or above | | 200 | - | | | | | | Clock rise time | | t <sub>RC</sub> | - | 25 | ns | 1 | | | Data delay 2.7 V | | 2.7 V or above | t <sub>DTR</sub> | - | 65 | ns | Figure 2.61, | | | | | 1.8 V or above | | - | 105 | | Figure 2.62 | | | | | 1.6 V or above | | - | 140 | | | | | | Set-up time | 2.7 V or above | t <sub>SR</sub> | 65 | - | ns | 1 | | | | | 1.8 V or above | | 90 | - | | | | | | | 1.6 V or above | | 140 | - | | | | | Hold time SSITXD0 output delay from SSILRCK0/SSIFS0 change time 1.8 V or above 1.6 V or above | | t <sub>HTR</sub> | 40 | - | ns | 1 | | | | | | T <sub>DTRW</sub> | - | 105 | ns | Figure 2.63 | | | | | | 1.6 V or above | | - | 140 | | | | Figure 2.60 SSIE clock input/output timing Figure 2.61 SSIE data transmit/receive timing (SSICR.BCKP = 0) Figure 2.62 SSIE data transmit/receive timing (SSICR.BCKP = 1) Figure 2.63 SSIE data output delay from SSILRCK0/SSIFS0 change time ## 2.3.12 CLKOUT Timing Table 2.39 CLKOUT timing | Parameter | | | Symbol | Min | Max | Unit*1 | Test conditions | |-----------|-------------------------------|----------------------|-------------------|------|-----|--------|-----------------| | CLKOUT | CLKOUT pin output cycle*1 | VCC = 2.7 V or above | t <sub>Ccyc</sub> | 62.5 | - | ns | Figure 2.64 | | | | VCC = 1.8 V or above | | 125 | - | | | | | | VCC = 1.6 V or above | | 250 | - | | | | | CLKOUT pin high pulse width*2 | VCC = 2.7 V or above | t <sub>CH</sub> | 15 | - | ns | | | | | VCC = 1.8 V or above | | 30 | - | | | | | | VCC = 1.6 V or above | | 150 | - | | | | | CLKOUT pin low pulse width*2 | VCC = 2.7 V or above | t <sub>CL</sub> | 15 | - | ns | | | | | VCC = 1.8 V or above | | 30 | - | | | | | | VCC = 1.6 V or above | | 150 | - | | | | | CLKOUT pin output rise time | VCC = 2.7 V or above | t <sub>Cr</sub> | - | 12 | ns | | | | | VCC = 1.8 V or above | | - | 25 | | | | | | VCC = 1.6 V or above | | - | 50 | | | | | CLKOUT pin output fall time | VCC = 2.7 V or above | t <sub>Cf</sub> | - | 12 | ns | | | | | VCC = 1.8 V or above | 1 | - | 25 | 1 | | | | | VCC = 1.6 V or above | 1 | - | 50 | 1 | | Note 1. When the EXTAL external clock input or an oscillator is used with division by 1 (the CKOCR.CKOSEL[2:0] bits are 011b and the CKOCR.CKODIV[2:0] bits are 000b) to output from CLKOUT, the above should be satisfied with an input duty cycle of 45 to 55%. Note 2. When the MOCO is selected as the clock output source (the CKOCR.CKOSEL[2:0] bits are 001b), set the clock output division ratio selection to be divided by 2 (the CKOCR.CKODIV[2:0] bits are 001b). Figure 2.64 CLKOUT output timing # 2.4 USB Characteristics # 2.4.1 USBFS Timing Table 2.40 USB characteristics Conditions: VCC = VCC\_USB = 3.0 to 3.6 V, Ta = -20 to +85°C (USBCLKSEL = 1), Ta = -40 to +105°C (USBCLKSEL = 0) | Parameter | | | Symbol | Min | Max | Unit | Test conditions | |-----------------------|--------------------------------|--------|--------------------------------|-----------|-----------|------|-------------------------------------------------------------------| | Input | Input high level volt | age | V <sub>IH</sub> | 2.0 | - | V | - | | characteristics | Input low level volta | age | V <sub>IL</sub> | - | 0.8 | V | - | | | Differential input sensitivity | | V <sub>DI</sub> | 0.2 | - | V | USB_DP - USB_DM | | | Differential common range | n mode | V <sub>CM</sub> | 0.8 | 2.5 | V | - | | Output | Output high level vo | oltage | V <sub>OH</sub> | 2.8 | VCC_USB | V | I <sub>OH</sub> = -200 μA | | characteristics | Output low level vo | ltage | V <sub>OL</sub> | 0.0 | 0.3 | V | I <sub>OL</sub> = 2 mA | | | Cross-over voltage | | V <sub>CRS</sub> | 1.3 | 2.0 | V | Figure 2.65, | | | Rise time | FS | t <sub>r</sub> | 4 | 20 | ns | Figure 2.66,<br>Figure 2.67 | | | | LS | | 75 | 300 | | rigaro z.or | | | Fall time | FS | t <sub>f</sub> | 4 | 20 | ns | _ | | | | LS | | 75 | 300 | | | | | Rise/fall time ratio | FS | t <sub>r</sub> /t <sub>f</sub> | 90 | 111.11 | % | _ | | | | LS | | 80 | 125 | | | | | Output resistance | | Z <sub>DRV</sub> | 28 | 44 | Ω | (Adjusting the resistance of external elements is not necessary.) | | VBUS | VBUS input voltage | ; | V <sub>IH</sub> | VCC × 0.8 | - | V | - | | characteristics | | | V <sub>IL</sub> | - | VCC × 0.2 | V | - | | Pull-up, | Pull-down resistor | | R <sub>PD</sub> | 14.25 | 24.80 | kΩ | - | | pull-down | Pull-up resistor | | R <sub>PUI</sub> | 0.9 | 1.575 | kΩ | During idle state | | | | | R <sub>PUA</sub> | 1.425 | 3.09 | kΩ | During reception | | Battery Charging | D + sink current | | I <sub>DP_SINK</sub> | 25 | 175 | μΑ | - | | Specification Ver 1.2 | D – sink current | | I <sub>DM_SINK</sub> | 25 | 175 | μΑ | - | | · · · - | DCD source current | | I <sub>DP_SRC</sub> | 7 | 13 | μΑ | - | | | Data detection volta | age | V <sub>DAT_REF</sub> | 0.25 | 0.4 | V | - | | | D + source voltage | | V <sub>DP_SRC</sub> | 0.5 | 0.7 | V | Output current = 250 μA | | | D – source voltage | | V <sub>DM_SRC</sub> | 0.5 | 0.7 | V | Output current = 250 μA | Figure 2.65 USB\_DP and USB\_DM output timing Figure 2.66 Test circuit for Full-Speed (FS) connection Figure 2.67 Test circuit for Low-Speed (LS) connection # 2.4.2 USB External Supply Table 2.41 USB regulator | Parameter | | Min | Тур | Max | Unit | Test conditions | |------------------------|--------------------|-----|-----|-----|------|-----------------| | VCC_USB supply current | VCC_USB_LDO ≥ 3.8V | - | - | 50 | mA | - | | | VCC_USB_LDO ≥ 4.5V | - | - | 100 | mA | - | | VCC_USB supply voltage | | 3.0 | - | 3.6 | ٧ | - | # 2.5 ADC14 Characteristics Figure 2.68 AVCC0 to VREFH0 voltage range Table 2.42 A/D conversion characteristics (1) in high-speed A/D conversion mode (1 of 2) Conditions: VCC = AVCC0 = 4.5 to 5.5 V, VREFH0 = 4.5 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------------|--------------------------------------------|--------|------|---------|--------|------------------------|-----------------------------------------------------------------------| | Frequency | | | 1 | - | 64 | MHz | - | | Analog input capacitance Cs | | - | - | 15 | pF | High-precision channel | | | | | | - | - | 30 | pF | Normal-precision channel | | Analog input resistance | ; | Rs | - | - | 2.5 | kΩ | - | | Analog input voltage ra | nge | Ain | 0 | - | VREFH0 | V | - | | 12-bit mode | • | | | <b></b> | | 1. | | | Resolution | | | - | - | 12 | Bit | - | | Conversion time*1<br>(Operation at<br>PCLKC = 64 MHz) | Permissible<br>source impe<br>Max. = 0.3 k | edance | 0.70 | - | - | μs | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0Dh | | | | | 1.13 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 28h | | Offset error | • | | - | ±0.5 | ±4.5 | LSB | High-precision channel | | | | | | | ±6.0 | LSB | Other than above | | Full-scale error | | | - | ±0.75 | ±4.5 | LSB | High-precision channel | | | | | | | ±6.0 | LSB | Other than above | | Quantization error | | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | | - | ±1.25 | ±5.0 | LSB | High-precision channel | | | | | | ±8.0 | LSB | Other than above | | | DNL differential nonlinearity error | | - | ±1.0 | - | LSB | - | | | INL integral nonlinearity error | | | - | ±1.0 | ±3.0 | LSB | - | | 14-bit mode | | | • | • | • | • | • | | Resolution | | | - | - | 14 | Bit | - | Table 2.42 A/D conversion characteristics (1) in high-speed A/D conversion mode (2 of 2) Conditions: VCC = AVCC0 = 4.5 to 5.5 V, VREFH0 = 4.5 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------------|---------------------------------------------------|------|------|-------|------|-----------------------------------------------------------------------| | Conversion time*1<br>(Operation at<br>PCLKC = 64 MHz) | Permissible signal source impedance Max. = 0.3 kΩ | 0.80 | - | - | μs | High-precision channel ADCSR.ADHSC = 0 ADSSTRn.SST[7:0] = 0Dh | | | | 1.22 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 28h | | Offset error | | - | ±2.0 | ±18 | LSB | High-precision channel | | | | | | ±24.0 | LSB | Other than above | | Full-scale error | | - | ±3.0 | ±18 | LSB | High-precision channel | | | | | | ±24.0 | LSB | Other than above | | Quantization error | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | - | ±5.0 | ±20 | LSB | High-precision channel | | | | | | ±32.0 | LSB | Other than above | | DNL differential nonline | earity error | - | ±4.0 | - | LSB | - | | INL integral nonlinearit | y error | - | ±4.0 | ±12.0 | LSB | - | Note: The characteristics apply when no pin functions other than 14-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors. Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions. Table 2.43 A/D conversion characteristics (2) in high-speed A/D conversion mode (1 of 2) Conditions: VCC = AVCC0 = 2.7 to 5.5 V, VREFH0 = 2.7 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------------|-----------------------------------------|--------|-------|-------|----------|------------------------|-----------------------------------------------------------------------| | Frequency | | | 1 | - | 48 | MHz | - | | Analog input capacitan | ce | Cs | - | - | 15 | pF | High-precision channel | | | | | - | - | 30 | pF | Normal-precision channel | | Analog input resistance | ) | Rs | - | - | 2.5 | kΩ | - | | Analog input voltage ra | nge | Ain | 0 | - | VREFH0 | V | - | | 12-bit mode | | l | | | | - I | <b>-</b> | | Resolution | | | - | - | 12 | Bit | - | | Conversion time*1<br>(Operation at<br>PCLKC = 48 MHz) | Permissible<br>source imp<br>Max. = 0.3 | edance | 0.94 | - | - | μs | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0Dh | | | | | 1.50 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 28h | | Offset error | • | | - | ±0.5 | ±4.5 | LSB | High-precision channel | | | | | | | ±6.0 | LSB | Other than above | | Full-scale error | | | - | ±0.75 | ±4.5 | LSB | High-precision channel | | | | | | | ±6.0 | LSB | Other than above | | Quantization error | | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | - | ±1.25 | ±5.0 | LSB | High-precision channel | | | | | | | ±8.0 | LSB | Other than above | | | DNL differential nonlinearity error | | - | ±1.0 | - | LSB | - | | | INL integral nonlinearity | y error | | - | ±1.0 | ±3.0 | LSB | - | | 14-bit mode | | | • | • | <u>'</u> | | - 1 | | Resolution | | | - | - | 14 | Bit | - | Table 2.43 A/D conversion characteristics (2) in high-speed A/D conversion mode (2 of 2) Conditions: VCC = AVCC0 = 2.7 to 5.5 V, VREFH0 = 2.7 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------------|------------------------------------------------------------------|------|------|-------|------|-----------------------------------------------------------------------| | Conversion time*1<br>(Operation at<br>PCLKC = 48 MHz) | Permissible signal source impedance Max. = $0.3 \text{ k}\Omega$ | 1.06 | 06 - | - | - µs | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0Dh | | | | 1.63 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 28h | | Offset error | | - | ±2.0 | ±18 | LSB | High-precision channel | | | | | | ±24.0 | LSB | Other than above | | Full-scale error | | - | ±3.0 | ±18 | LSB | High-precision channel | | | | | | ±24.0 | LSB | Other than above | | Quantization error | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | - | ±5.0 | ±20 | LSB | High-precision channel | | | | | | ±32.0 | LSB | Other than above | | DNL differential nonlinearity error | | - | ±4.0 | - | LSB | - | | INL integral nonlinearity error | | - | ±4.0 | ±12.0 | LSB | - | Note: The characteristics apply when no pin functions other than 14-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors. Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions. Table 2.44 A/D conversion characteristics (3) in high-speed A/D conversion mode (1 of 2) Conditions: VCC = AVCC0 = 2.4 to 5.5 V, VREFH0 = 2.4 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------------|--------------------------------------------|-------|------|---------|--------|------|-----------------------------------------------------------------------| | Frequency | | | 1 | - | 32 | MHz | - | | Analog input capacitand | се | Cs | - | - | 15 | pF | High-precision channel | | | | | - | - | 30 | pF | Normal-precision channel | | Analog input resistance | ÷ | Rs | - | - | 2.5 | kΩ | - | | Analog input voltage ra | nge | Ain | 0 | - | VREFH0 | V | - | | 12-bit mode | * | | II. | <b></b> | · · | • | | | Resolution | | | - | - | 12 | Bit | - | | Conversion time*1<br>(Operation at<br>PCLKC = 32 MHz) | Permissible<br>source impe<br>Max. = 1.3 k | dance | 1.41 | - | - | μs | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0Dh | | | | | 2.25 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 28h | | Offset error | • | | - | ±0.5 | ±4.5 | LSB | High-precision channel | | | | | | | ±6.0 | LSB | Other than above | | Full-scale error | | | - | ±0.75 | ±4.5 | LSB | High-precision channel | | | | | | | ±6.0 | LSB | Other than above | | Quantization error | | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | | - | ±1.25 | ±5.0 | LSB | High-precision channel | | | | | | | ±8.0 | LSB | Other than above | | DNL differential nonlinearity error | | | - | ±1.0 | - | LSB | - | | INL integral nonlinearity error | | - | ±1.0 | ±3.0 | LSB | - | | | 14-bit mode | | | • | • | • | • | • | | Resolution | | | - | - | 14 | Bit | - | Table 2.44 A/D conversion characteristics (3) in high-speed A/D conversion mode (2 of 2) Conditions: VCC = AVCC0 = 2.4 to 5.5 V, VREFH0 = 2.4 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------------|---------------------------------------------------|------|--------|-------|------|-----------------------------------------------------------------------| | Conversion time*1<br>(Operation at<br>PCLKC = 32 MHz) | Permissible signal source impedance Max. = 1.3 kΩ | 1.59 | 1.59 - | - | - μs | High-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 0Dh | | | | 2.44 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 0<br>ADSSTRn.SST[7:0] = 28h | | Offset error | | - | ±2.0 | ±18 | LSB | High-precision channel | | | | | | ±24.0 | LSB | Other than above | | Full-scale error | | - | ±3.0 | ±18 | LSB | High-precision channel | | | | | | ±24.0 | LSB | Other than above | | Quantization error | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | - | ±5.0 | ±20 | LSB | High-precision channel | | | | | | ±32.0 | LSB | Other than above | | DNL differential nonlinearity error | | - | ±4.0 | - | LSB | - | | INL integral nonlinearity error | | - | ±4.0 | ±12.0 | LSB | - | Note: The characteristics apply when no pin functions other than 14-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors. Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions. Table 2.45 A/D conversion characteristics (4) in low power A/D conversion mode (1 of 2) Conditions: VCC = AVCC0 = 2.7 to 5.5 V, VREFH0 = 2.7 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------------|------------------------------------------------|-------|------|-------|----------|------|-----------------------------------------------------------------------| | Frequency | | | 1 | - | 24 | MHz | - | | Analog input capacitand | се | Cs | - | - | 15 | pF | High-precision channel | | | | | - | - | 30 | pF | Normal-precision channel | | Analog input resistance | <b>;</b> | Rs | - | - | 2.5 | kΩ | - | | Analog input voltage ra | nge | Ain | 0 | - | VREFH0 | V | - | | 12-bit mode | 1 | | | • | <b>.</b> | | | | Resolution | | | - | - | 12 | Bit | - | | Conversion time*1<br>(Operation at<br>PCLKC = 24 MHz) | Permissible s<br>source imped<br>Max. = 1.1 kg | dance | 2.25 | - | - | μs | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0Dh | | | | | 3.38 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 28h | | Offset error | • | | - | ±0.5 | ±4.5 | LSB | High-precision channel | | | | | | | ±6.0 | LSB | Other than above | | Full-scale error | | | - | ±0.75 | ±4.5 | LSB | High-precision channel | | | | | | | ±6.0 | LSB | Other than above | | Quantization error | | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | | - | ±1.25 | ±5.0 | LSB | High-precision channel | | | | | | | ±8.0 | LSB | Other than above | | DNL differential nonlinearity error | | | - | ±1.0 | - | LSB | - | | INL integral nonlinearity error | | - | ±1.0 | ±3.0 | LSB | - | | | 14-bit mode | | | • | • | • | • | • | | Resolution | | | - | - | 14 | Bit | - | Table 2.45 A/D conversion characteristics (4) in low power A/D conversion mode (2 of 2) Conditions: VCC = AVCC0 = 2.7 to 5.5 V, VREFH0 = 2.7 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------------|---------------------------------------------------|------|--------|-------|------|-----------------------------------------------------------------------| | Conversion time*1<br>(Operation at<br>PCLKC = 24 MHz) | Permissible signal source impedance Max. = 1.1 kΩ | 2.50 | 2.50 - | - | - µs | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0Dh | | | | 3.63 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 28h | | Offset error | | - | ±2.0 | ±18 | LSB | High-precision channel | | | | | | ±24.0 | LSB | Other than above | | Full-scale error | | - | ±3.0 | ±18 | LSB | High-precision channel | | | | | | ±24.0 | LSB | Other than above | | Quantization error | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | - | ±5.0 | ±20 | LSB | High-precision channel | | | | | | ±32.0 | LSB | Other than above | | DNL differential nonline | earity error | - | ±4.0 | - | LSB | - | | INL integral nonlinearity error | | - | ±4.0 | ±12.0 | LSB | - | Note: The characteristics apply when no pin functions other than 14-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors. Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions. Table 2.46 A/D conversion characteristics (5) in low power A/D conversion mode (1 of 2) Conditions: VCC = AVCC0 = 2.4 to 5.5 V, VREFH0 = 2.4 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | Min | Тур | Max | Unit | Test conditions | | |------------------------------------------------------------------------------|-----|--------|----------|---------|----------|-----------------|-----------------------------------------------------------------------| | Frequency | | | 1 | - | 16 | MHz | - | | Analog input capacitand | се | Cs | - | - | 15 | pF | High-precision channel | | | | | - | - | 30 | pF | Normal-precision channel | | Analog input resistance | ) | Rs | - | - | 2.5 | kΩ | - | | Analog input voltage ra | nge | Ain | 0 | - | VREFH0 | V | - | | 12-bit mode | | 1 | <b>-</b> | <b></b> | <b>.</b> | • | • | | Resolution | | | - | - | 12 | Bit | - | | Conversion time*1 (Operation at PCLKC = 16 MHz) Permissi source in Max. = 2 | | edance | 3.38 | - | - | μs | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0Dh | | | | | 5.06 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 28h | | Offset error | • | | - | ±0.5 | ±4.5 | LSB | High-precision channel | | | | | | | ±6.0 | LSB | Other than above | | Full-scale error | | | - | ±0.75 | ±4.5 | LSB | High-precision channel | | | | | | | ±6.0 | LSB | Other than above | | Quantization error | | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | | - | ±1.25 | ±5.0 | LSB | High-precision channel | | | | | | | ±8.0 | LSB | Other than above | | DNL differential nonlinearity error | | | - | ±1.0 | - | LSB | - | | INL integral nonlinearity error | | - | ±1.0 | ±3.0 | LSB | - | | | 14-bit mode | | | • | • | • | • | • | | Resolution | | | - | - | 14 | Bit | - | Table 2.46 A/D conversion characteristics (5) in low power A/D conversion mode (2 of 2) Conditions: VCC = AVCC0 = 2.4 to 5.5 V, VREFH0 = 2.4 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------------|---------------------------------------------------------|------|-------|-------|------|-----------------------------------------------------------------------| | Conversion time*1<br>(Operation at<br>PCLKC = 16 MHz) | Permissible signal<br>source impedance<br>Max. = 2.2 kΩ | 3.75 | .75 - | - | - μs | High-precision channel ADCSR.ADHSC = 1 ADSSTRn.SST[7:0] = 0Dh | | | | 5.44 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 28h | | Offset error | | - | ±2.0 | ±18 | LSB | High-precision channel | | | | | | ±24.0 | LSB | Other than above | | Full-scale error | | - | ±3.0 | ±18 | LSB | High-precision channel | | | | | | ±24.0 | LSB | Other than above | | Quantization error | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | - | ±5.0 | ±20 | LSB | High-precision channel | | | | | | ±32.0 | LSB | Other than above | | DNL differential nonlinearity error | | - | ±4.0 | - | LSB | - | | INL integral nonlinearity error | | - | ±4.0 | ±12.0 | LSB | - | Note: The characteristics apply when no pin functions other than 14-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors. Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions. Table 2.47 A/D conversion characteristics (6) in low power A/D conversion mode (1 of 2) Conditions: VCC = AVCC0 = 1.8 to 5.5 V (AVCC0 = VCC when VCC < 2.0 V), VREFH0 = 1.8 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | | Min | Тур | Max | Unit | Test conditions | |-------------------------------------|-------------------------------------------|--------|-------|----------|--------|------|-----------------------------------------------------------------------| | Frequency | | | 1 | - | 8 | MHz | - | | Analog input capacitan | се | Cs | - | - | 15 | pF | High-precision channel | | | | | - | - | 30 | pF | Normal-precision channel | | Analog input resistance | Э | Rs | - | - | 2.5 | kΩ | - | | Analog input voltage ra | inge | Ain | 0 | - | VREFH0 | V | - | | 12-bit mode | | I. | N. | <u>'</u> | U. | • | | | Resolution | | | - | - | 12 | Bit | - | | (Operation at | Permissible<br>source impo<br>Max. = 5 kΩ | edance | 6.75 | - | - | μs | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0Dh | | | | | 10.13 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 28h | | Offset error | <b>,</b> | | - | ±1.0 | ±7.5 | LSB | High-precision channel | | | | | | | ±10.0 | LSB | Other than above | | Full-scale error | | | - | ±1.5 | ±7.5 | LSB | High-precision channel | | | | | | | ±10.0 | LSB | Other than above | | Quantization error | | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | | - | ±3.0 | ±8.0 | LSB | High-precision channel | | | | | | | ±12.0 | LSB | Other than above | | DNL differential nonlinearity error | | | - | ±1.0 | - | LSB | - | | INL integral nonlinearity error | | - | ±1.0 | ±3.0 | LSB | - | | | 14-bit mode | | | • | • | • | • | • | | Resolution | | | - | - | 14 | Bit | - | Table 2.47 A/D conversion characteristics (6) in low power A/D conversion mode (2 of 2) Conditions: VCC = AVCC0 = 1.8 to 5.5 V (AVCC0 = VCC when VCC < 2.0 V), VREFH0 = 1.8 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | Min | Тур | Max | Unit | Test conditions | |------------------------------------------------------|-------------------------------------------------------|-------|-------|-------|------|-----------------------------------------------------------------------| | Conversion time*1<br>(Operation at<br>PCLKC = 8 MHz) | Permissible signal<br>source impedance<br>Max. = 5 kΩ | 7.50 | 0 - | - | μs | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0Dh | | | | 10.88 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 28h | | Offset error | | - | ±4.0 | ±30.0 | LSB | High-precision channel | | | | | | ±40.0 | LSB | Other than above | | Full-scale error | | - | ±6.0 | ±30.0 | LSB | High-precision channel | | | | | | ±40.0 | LSB | Other than above | | Quantization error | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | - | ±12.0 | ±32.0 | LSB | High-precision channel | | | | | | ±48.0 | LSB | Other than above | | DNL differential nonlinearity error | | - | ±4.0 | - | LSB | - | | INL integral nonlinearity error | | - | ±4.0 | ±12.0 | LSB | - | Note: The characteristics apply when no pin functions other than 14-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors. Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions. Table 2.48 A/D conversion characteristics (7) in low power A/D conversion mode (1 of 2) Conditions: VCC = AVCC0 = 1.6 to 5.5 V (AVCC0 = VCC when VCC < 2.0 V), VREFH0 = 1.6 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | | | Min | Тур | Max | Unit | Test conditions | |------------------------------------------------------|--------------------------------------|-------|-------|------|----------|------|-----------------------------------------------------------------------| | Frequency | | | 1 | - | 4 | MHz | - | | Analog input capacitar | nce | Cs | - | - | 15 | pF | High-precision channel | | | | | - | - | 30 | pF | Normal-precision channel | | Analog input resistanc | e | Rs | - | - | 2.5 | kΩ | - | | Analog input voltage ra | ange | Ain | 0 | - | VREFH0 | V | - | | 12-bit mode | | | | 1 | <u>"</u> | 1 | | | Resolution | | | - | - | 12 | Bit | - | | Conversion time*1<br>(Operation at<br>PCLKC = 4 MHz) | Permissible source impermax. = 9.9 k | dance | 13.5 | - | - | μs | High-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 0Dh | | | | | 20.25 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 28h | | Offset error | - 1 | | - | ±1.0 | ±7.5 | LSB | High-precision channel | | | | | | | ±10.0 | LSB | Other than above | | Full-scale error | | | - | ±1.5 | ±7.5 | LSB | High-precision channel | | | | | | | ±10.0 | LSB | Other than above | | Quantization error | | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | | - | ±3.0 | ±8.0 | LSB | High-precision channel | | | | | | | ±12.0 | LSB | Other than above | | DNL differential nonlinearity error | | - | ±1.0 | - | LSB | - | | | INL integral nonlinearity error | | - | ±1.0 | ±3.0 | LSB | - | | | 14-bit mode | | | • | • | • | • | • | | Resolution | | | - | - | 14 | Bit | - | Table 2.48 A/D conversion characteristics (7) in low power A/D conversion mode (2 of 2) Conditions: VCC = AVCC0 = 1.6 to 5.5 V (AVCC0 = VCC when VCC < 2.0 V), VREFH0 = 1.6 to 5.5 V Reference voltage range applied to the VREFH0 and VREFL0. | Parameter | Parameter | | Тур | Max | <b>Unit</b><br>μs | Test conditions | |------------------------------------------------------|---------------------------------------------------------|--------|-------|-------|-------------------|-----------------------------------------------------------------------| | Conversion time*1<br>(Operation at<br>PCLKC = 4 MHz) | Permissible signal<br>source impedance<br>Max. = 9.9 kΩ | 15.0 - | | - | | High-precision channel ADCSR.ADHSC = 1 ADSSTRn.SST[7:0] = 0Dh | | | | 21.75 | - | - | μs | Normal-precision channel<br>ADCSR.ADHSC = 1<br>ADSSTRn.SST[7:0] = 28h | | Offset error | | - | ±4.0 | ±30.0 | LSB | High-precision channel | | | | | | ±40.0 | LSB | Other than above | | Full-scale error | | - | ±6.0 | ±30.0 | LSB | High-precision channel | | | | | | ±40.0 | LSB | Other than above | | Quantization error | | - | ±0.5 | - | LSB | - | | Absolute accuracy | | - | ±12.0 | ±32.0 | LSB | High-precision channel | | | | | | ±48.0 | LSB | Other than above | | DNL differential nonline | earity error | - | ±4.0 | - | LSB | - | | INL integral nonlinearit | INL integral nonlinearity error | | ±4.0 | ±12.0 | LSB | - | Note: The characteristics apply when no pin functions other than 14-bit A/D converter input are used. Absolute accuracy does not include quantization errors. Offset error, full-scale error, DNL differential nonlinearity error, and INL integral nonlinearity error do not include quantization errors. Note 1. The conversion time is the sum of the sampling time and the comparison time. The number of sampling states is indicated for the test conditions. Table 2.49 14-Bit A/D converter channel classification | Classification | Channel | Conditions | Remarks | | |------------------------------------------|----------------------------|----------------------|------------------------------------------------------------------------------------------------|--| | High-precision channel | AN000 to AN014 | AVCC0 = 1.6 to 5.5 V | Pins AN000 to AN014 cannot be used | | | Normal-precision channel | AN016 to AN025 | | as general I/O, IRQ2, IRQ3 inputs,<br>and TS transmission, when the A/D<br>converter is in use | | | Internal reference voltage input channel | Internal reference voltage | AVCC0 = 2.0 to 5.5 V | - | | | Temperature sensor input channel | Temperature sensor output | AVCC0 = 2.0 to 5.5 V | - | | Table 2.50 A/D internal reference voltage characteristics Conditions: VCC = AVCC0 = VREFH0 = 2.0 to 5.5 V\*1 | Parameter | Min | Тур | Max | Unit | Test conditions | |--------------------------------------------|------|------|------|------|-----------------| | Internal reference voltage input channel*2 | 1.36 | 1.43 | 1.50 | V | - | | Sampling time | 5.0 | - | - | μs | - | Note 1. The internal reference voltage cannot be selected for input channels when AVCC0 < 2.0 V. Note 2. The 14-bit A/D internal reference voltage indicates the voltage when the internal reference voltage is input to the 14-bit A/D converter. Figure 2.69 Illustration of 14-bit A/D converter characteristic terms #### **Absolute accuracy** Absolute accuracy is the difference between output code based on the theoretical A/D conversion characteristics, and the actual A/D conversion result. When measuring absolute accuracy, the voltage at the midpoint of the width of analog input voltage (1-LSB width), which can meet the expectation of outputting an equal code based on the theoretical A/D conversion characteristics, is used as the analog input voltage. For example, if 12-bit resolution is used and the reference voltage VREFH0 = 3.072 V, then 1-LSB width becomes 0.75 mV, and 0 mV, 0.75 mV, and 1.5 mV are used as the analog input voltages. If analog input voltage is 6 mV, an absolute accuracy of $\pm 5$ LSB means that the actual A/D conversion result is in the range of 003h to 00Dh, though an output code of 008h can be expected from the theoretical A/D conversion characteristics. #### Integral nonlinearity error (INL) Integral nonlinearity error is the maximum deviation between the ideal line when the measured offset and full-scale errors are zeroed, and the actual output code. ## Differential nonlinearity error (DNL) Differential nonlinearity error is the difference between 1-LSB width based on the ideal A/D conversion characteristics and the width of the actually output code. ### Offset error Offset error is the difference between the transition point of the ideal first output code and the actual first output code. #### Full-scale error Full-scale error is the difference between the transition point of the ideal last output code and the actual last output code. # 2.6 DAC12 Characteristics Table 2.51 D/A conversion characteristics (1) Conditions: VCC = AVCC0 = 1.8 to 5.5 V Reference voltage = VREFH or VREFL selected | Parameter | Min | Тур | Max | Unit | Test conditions | |-------------------------------------|------|------|--------------|------|-----------------| | Resolution | - | - | 12 | bit | - | | Resistive load | 30 | - | - | kΩ | - | | Load capacitance | - | - | 50 | pF | - | | Output voltage range | 0.35 | - | AVCC0 - 0.47 | V | - | | DNL differential nonlinearity error | - | ±0.5 | ±1.0 | LSB | - | | INL integral nonlinearity error | - | ±2.0 | ±8.0 | LSB | - | | Offset error | - | - | ±20 | mV | - | | Full-scale error | - | - | ±20 | mV | - | | Output impedance | - | 5 | - | Ω | - | | Conversion time | - | - | 30 | μs | - | ## Table 2.52 D/A conversion characteristics (2) Conditions: VCC = AVCC0 = 1.8 to 5.5 V Reference voltage = AVCC0 or AVSS0 selected | Parameter | Min Typ Max | | Unit | Test conditions | | |-------------------------------------|-------------|------|--------------|-----------------|---| | Resolution | - | - | 12 | bit | - | | Resistive load | 30 | - | - | kΩ | - | | Load capacitance | - | - | 50 | pF | - | | Output voltage range | 0.35 | - | AVCC0 - 0.47 | V | - | | DNL differential nonlinearity error | - | ±0.5 | ±2.0 | LSB | - | | INL integral nonlinearity error | - | ±2.0 | ±8.0 | LSB | - | | Offset error | - | - | ±30 | mV | - | | Full-scale error | - | - | ±30 | mV | - | | Output impedance | - | 5 | - | Ω | - | | Conversion time | - | - | 30 | μs | - | # Table 2.53 D/A conversion characteristics (3) Conditions: VCC = AVCC0 = 1.8 to 5.5 V Reference voltage = internal reference voltage selected | Parameter | Min | Тур | Max | Unit | Test conditions | |-------------------------------------|------|------|-------|------|-----------------| | | | | 12 | | | | Resolution | - | - | 12 | bit | - | | Internal reference voltage (Vbgr) | 1.36 | 1.43 | 1.50 | V | - | | Resistive load | 30 | - | - | kΩ | - | | Load capacitance | - | - | 50 | pF | - | | Output voltage range | 0.35 | - | Vbgr | V | - | | DNL differential nonlinearity error | - | ±2.0 | ±16.0 | LSB | - | | INL integral nonlinearity error | - | ±8.0 | ±16.0 | LSB | - | | Offset error | - | - | ±30 | mV | - | | Output impedance | - | 5 | - | Ω | - | | Conversion time | - | - | 30 | μs | - | Figure 2.70 Illustration of D/A converter characteristic terms # Integral nonlinearity error (INL) Integral nonlinearity error is the maximum deviation between the ideal output voltage based on the ideal conversion characteristic when the measured offset and full-scale errors are zeroed, and the actual output voltage. ### Differential nonlinearity error (DNL) Differential nonlinearity error is the difference between 1-LSB voltage width based on the ideal D/A conversion characteristics and the width of the actual output voltage. #### Offset error Offset error is the difference between the highest actual output voltage that falls below the lower output limit and the ideal output voltage based on the input code. #### Full-scale error Full-scale error is the difference between the lowest actual output voltage that exceeds the upper output limit and the ideal output voltage based on the input code. # 2.7 TSN Characteristics Table 2.54 TSN characteristics Conditions: VCC = AVCC0 = 2.0 to 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |-------------------------------|--------------------|-----|-------|-----|-------|-----------------| | Relative accuracy | - | - | ±1.5 | - | °C | 2.4 V or above | | | - | - | ±2.0 | - | °C | Below 2.4 V | | Temperature slope | - | - | -3.65 | - | mV/°C | - | | Output voltage (at 25°C) | - | - | 1.05 | - | V | VCC = 3.3 V | | Temperature sensor start time | t <sub>START</sub> | - | - | 5 | μs | - | | Sampling time | - | 5 | - | - | μs | - | # 2.8 OSC Stop Detect Characteristics Table 2.55 Oscillation stop detection circuit characteristics | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |----------------|-----------------|-----|-----|-----|------|-----------------| | Detection time | t <sub>dr</sub> | - | - | 1 | ms | Figure 2.71 | Figure 2.71 Oscillation stop detection timing # 2.9 POR and LVD Characteristics Table 2.56 Power-on reset circuit and voltage detection circuit characteristics (1) | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |---------------------------|------------------------------------|---------------------|------|------|------|------|-----------------------------| | Voltage detection level*1 | Power-on reset (POR) | V <sub>POR</sub> | 1.27 | 1.42 | 1.57 | V | Figure 2.72,<br>Figure 2.73 | | | Voltage detection circuit (LVD0)*2 | V <sub>det0_0</sub> | 3.68 | 3.85 | 4.00 | V | Figure 2.74 | | | | V <sub>det0_1</sub> | 2.68 | 2.85 | 2.96 | | At falling edge VCC | | | | V <sub>det0_2</sub> | 2.38 | 2.53 | 2.64 | | | | | | V <sub>det0_3</sub> | 1.78 | 1.90 | 2.02 | | | | | | V <sub>det0_4</sub> | 1.60 | 1.69 | 1.82 | | | | | Voltage detection circuit (LVD1)*3 | V <sub>det1_0</sub> | 4.13 | 4.29 | 4.45 | V | Figure 2.75 | | | | V <sub>det1_1</sub> | 3.98 | 4.16 | 4.30 | | At falling edge VCC | | | | V <sub>det1_2</sub> | 3.86 | 4.03 | 4.18 | | ,,,, | | | | V <sub>det1_3</sub> | 3.68 | 3.86 | 4.00 | | | | | | V <sub>det1_4</sub> | 2.98 | 3.10 | 3.22 | | | | | | V <sub>det1_5</sub> | 2.89 | 3.00 | 3.11 | | | | | | V <sub>det1_6</sub> | 2.79 | 2.90 | 3.01 | | | | | | V <sub>det1_7</sub> | 2.68 | 2.79 | 2.90 | | | | | | V <sub>det1_8</sub> | 2.58 | 2.68 | 2.78 | | | | | | V <sub>det1_9</sub> | 2.48 | 2.58 | 2.68 | | | | | | V <sub>det1_A</sub> | 2.38 | 2.48 | 2.58 | | | | | | V <sub>det1_B</sub> | 2.10 | 2.20 | 2.30 | | | | | | V <sub>det1_C</sub> | 1.84 | 1.96 | 2.05 | | | | | | V <sub>det1_D</sub> | 1.74 | 1.86 | 1.95 | | | | | | V <sub>det1_E</sub> | 1.63 | 1.75 | 1.84 | | | | | | V <sub>det1_F</sub> | 1.60 | 1.65 | 1.73 | | | | | Voltage detection circuit (LVD2)*4 | V <sub>det2_0</sub> | 4.11 | 4.31 | 4.48 | V | Figure 2.76 | | | | V <sub>det2_1</sub> | 3.97 | 4.17 | 4.34 | | At falling edge VCC | | | | V <sub>det2_2</sub> | 3.83 | 4.03 | 4.20 | | V 00 | | | | V <sub>det2_3</sub> | 3.64 | 3.84 | 4.01 | | | Note 1. These characteristics apply when noise is not superimposed on the power supply. When a setting causes this voltage detection level to overlap with that of the voltage detection circuit, it cannot be specified whether LVD1 or LVD2 is used for voltage detection. Note 2. # in the symbol Vdet0\_# denotes the value of the OFS1.VDSEL1[2:0] bits. Note 3. # in the symbol Vdet1\_# denotes the value of the LVDLVLR.LVD1LVL[4:0] bits. Note 4. # in the symbol Vdet2\_# denotes the value of the LVDLVLR.LVD2LVL[2:0] bits. Table 2.57 Power-on reset circuit and voltage detection circuit characteristics (2) | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |----------------------------------------------------------------|-----------------------|-----------------------|-----|-----|-----|------|------------------------------------------------------| | Wait time after power-on reset cancellation | LVD0:enable | t <sub>POR</sub> | - | 1.7 | - | ms | - | | reset cancellation | LVD0:disable | t <sub>POR</sub> | - | 1.3 | - | ms | - | | Wait time after voltage<br>monitor 0,1,2 reset<br>cancellation | LVD0:enable*1 | t <sub>LVD0,1,2</sub> | - | 0.6 | - | ms | - | | | LVD0:disable*2 | t <sub>LVD1,2</sub> | - | 0.2 | - | ms | - | | Response delay*3 | | t <sub>det</sub> | - | - | 350 | μs | Figure 2.72,<br>Figure 2.73 | | Minimum VCC down time | Minimum VCC down time | | 450 | - | - | μs | Figure 2.72,<br>VCC = 1.0 V or above | | Power-on reset enable tim | е | t <sub>W (POR)</sub> | 1 | - | - | ms | Figure 2.73,<br>VCC = below 1.0 V | | LVD operation stabilization enabled) | i time (after LVD is | T <sub>d (E-A)</sub> | - | - | 300 | μs | Figure 2.75,<br>Figure 2.76 | | Hysteresis width (POR) | | V <sub>PORH</sub> | - | 110 | - | mV | - | | Hysteresis width (LVD0, LV | /D1 and LVD2) | $V_{LVH}$ | - | 60 | - | mV | LVD0 selected | | | | | - | 100 | - | mV | V <sub>det1_0</sub> to V <sub>det1_2</sub> selected. | | | | | - | 60 | - | | V <sub>det1_3</sub> to V <sub>det1_9</sub> selected. | | | | | - | 50 | - | | V <sub>det1_A</sub> or V <sub>det1_B</sub> selected. | | | | | - | 40 | - | | V <sub>det1_C</sub> or V <sub>det1_F</sub> selected. | | | | | - | 60 | - | | LVD2 selected | - Note 1. When OFS1.LVDAS = 0. - Note 2. When OFS1.LVDAS = 1. - Note 3. The minimum VCC down time indicates the time when VCC is below the minimum value of voltage detection levels V<sub>POR</sub>, Vdet0, Vdet1, and Vdet2 for the POR/LVD. Figure 2.72 Voltage detection reset timing Figure 2.73 Power-on reset timing Figure 2.74 Voltage detection circuit timing (V<sub>det0</sub>) Figure 2.75 Voltage detection circuit timing (V<sub>det1</sub>) Figure 2.76 Voltage detection circuit timing (V<sub>det2</sub>) ## 2.10 VBATT Characteristics **Table 2.58 Battery backup function characteristics** Conditions: VCC = AVCC0 = 1.6V to 5.5V, VBATT = 1.6 to 3.6 V | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |-------------------------------------------------------------|----------------------|------------------------|------|------|------|------|-----------------------------| | Voltage level for switching to battery ba | ckup (falling) | V <sub>DETBATT</sub> | 1.99 | 2.09 | 2.19 | V | Figure 2.77, | | Hysteresis width for switching to battery back up | | V <sub>VBATTH</sub> | - | 100 | - | mV | Figure 2.78 | | VCC-off period for starting power supply switching | | t <sub>VOFFBATT</sub> | 300 | - | - | μs | - | | Voltage detection level<br>VBATT_Power-on reset (VBATT_POR) | | V <sub>VBATPOR</sub> | 1.30 | 1.40 | 1.50 | V | Figure 2.77,<br>Figure 2.78 | | Wait time after VBATT_POR reset time cancellation | | t <sub>VBATPOR</sub> | - | - | 3 | mS | - | | Level for detection of voltage drop on | VBTLVDLVL[1:0] = 10b | V <sub>DETBATLVD</sub> | 2.11 | 2.2 | 2.29 | ٧ | Figure 2.79 | | the VBATT pin (falling) | VBTLVDLVL[1:0] = 11b | | 1.92 | 2 | 2.08 | ٧ | | | Hysteresis width for VBATT pin LVD | | V <sub>VBATLVDTH</sub> | - | 50 | - | mV | | | VBATT pin LVD operation stabilization | time | t <sub>d_vbat</sub> | - | - | 300 | μs | Figure 2.79 | | VBATT pin LVD response delay time | | t <sub>det_vbat</sub> | - | - | 350 | μs | ] | | Allowable voltage change rising/falling | gradient | dt/dVCC | 1.0 | - | - | ms/V | - | | VCC voltage level for access to the VB | ATT backup registers | V <sub>BKBATT</sub> | 1.8 | - | - | V | _ | Note: The VCC-off period for starting power supply switching indicates the period in which VCC is below the minimum value of the voltage level for switching to battery backup (V<sub>DETBATT</sub>). Figure 2.77 Power supply switching and LVD0 reset timing Figure 2.78 VBATT\_POR reset timing Figure 2.79 VBATT pin voltage detection circuit timing Table 2.59 VBATT-I/O characteristics | Parameter | | | Symbol | Min | Тур | Max | Unit | Test conditions | |---------------------------|----------------------------|-------------------------------------|-----------------|-------------------------|-----|-----|------|---------------------------| | VBATWIOn I/O | VCC > V <sub>DETBATT</sub> | VCC = 4.0 to 5.5 V | V <sub>OH</sub> | VCC - 0.8 | - | - | V | I <sub>OH</sub> = -200 μA | | output<br>characteristics | | | V <sub>OL</sub> | - | - | 0.8 | | I <sub>OL</sub> = 200 μA | | (n = 0 to 2) | | VCC = 2.7 to 4.0 V | V <sub>OH</sub> | VCC - 0.5 | - | - | | I <sub>OH</sub> = -100 μA | | | | | V <sub>OL</sub> | - | - | 0.5 | | I <sub>OL</sub> = 100 μA | | | | VCC = V <sub>DETBATT</sub> to 2.7 V | V <sub>OH</sub> | VCC - 0.3 | - | - | | I <sub>OH</sub> = -50 μA | | | | | V <sub>OL</sub> | - | - | 0.3 | | I <sub>OL</sub> = 50 μA | | | VCC < V <sub>DETBATT</sub> | VBATT = 2.7 to 3.6 V | V <sub>OH</sub> | V <sub>BATT</sub> - 0.5 | - | - | | I <sub>OH</sub> = -100 μA | | | | | V <sub>OL</sub> | - | - | 0.5 | | I <sub>OL</sub> = 100 μA | | | | VBATT = 1.6 to 2.7 V | V <sub>OH</sub> | V <sub>BATT</sub> - 0.3 | - | - | | I <sub>OH</sub> = -50 μA | | | | | V <sub>OL</sub> | - | - | 0.3 | | I <sub>OL</sub> = 50 μA | # 2.11 CTSU Characteristics Table 2.60 CTSU characteristics Conditions: VCC = AVCC0 = 1.8 to 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |---------------------------------------------|--------------------|-----|-----|-----|------|-----------------------------------------------| | External capacitance connected to TSCAP pin | C <sub>tscap</sub> | 9 | 10 | 11 | nF | - | | TS pin capacitive load | C <sub>base</sub> | - | - | 50 | pF | - | | Permissible output high current | ΣΙοΗ | - | - | -24 | mA | When the mutual capacitance method is applied | # 2.12 Segment LCD Controller Characteristics ## 2.12.1 Resistance Division Method [Static Display Mode] Table 2.61 Resistance division method LCD characteristics (1) Conditions: VL4 ≤ VCC ≤ 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |-------------------|----------|-----|-----|-----|------|-----------------| | LCD drive voltage | $V_{L4}$ | 2.0 | - | VCC | V | - | [1/2 Bias Method, 1/4 Bias Method] ## Table 2.62 Resistance division method LCD characteristics (2) Conditions: VL4 ≤ VCC ≤ 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |-------------------|----------|-----|-----|-----|------|-----------------| | LCD drive voltage | $V_{L4}$ | 2.7 | - | VCC | ٧ | - | [1/3 Bias Method] ### Table 2.63 Resistance division method LCD characteristics (3) Conditions: VL4 ≤ VCC ≤ 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |-------------------|----------|-----|-----|-----|------|-----------------| | LCD drive voltage | $V_{L4}$ | 2.5 | - | VCC | V | - | # 2.12.2 Internal Voltage Boosting Method [1/3 Bias Method] Table 2.64 Internal voltage boosting method LCD characteristics Conditions: VCC = 1.8 V to 5.5 V | Parameter | Symbol | Conditions | | Min | Тур | Max | Unit | Test conditions | |--------------------------------------|-------------------|---------------------------|------------|----------------------------|---------------------|---------------------|------|-----------------| | LCD output voltage | V <sub>L1</sub> | C1 to C4*1 = 0.47 µF | VLCD = 04h | 0.90 | 1.0 | 1.08 | V | - | | variation range | | | VLCD = 05h | 0.95 | 1.05 | 1.13 | V | - | | | | | VLCD = 06h | 1.00 | 1.10 | 1.18 | V | - | | | | | VLCD = 07h | 1.05 | 1.15 | 1.23 | V | - | | | | | VLCD = 08h | 1.10 | 1.20 | 1.28 | V | - | | | | | VLCD = 09h | 1.15 | 1.25 | 1.33 | V | - | | | | | VLCD = 0Ah | 1.20 | 1.30 | 1.38 | V | - | | | | | VLCD = 0Bh | 1.25 | 1.35 | 1.43 | V | - | | | | | VLCD = 0Ch | 1.30 | 1.40 | 1.48 | V | - | | | | | VLCD = 0Dh | 1.35 | 1.45 | 1.53 | V | - | | | | | VLCD = 0Eh | 1.40 | 1.50 | 1.58 | V | - | | | | | VLCD = 0Fh | 1.45 | 1.55 | 1.63 | V | - | | | | | VLCD = 10h | 1.50 | 1.60 | 1.68 | V | - | | | | | VLCD = 11h | 1.55 | 1.65 | 1.73 | V | - | | | | | VLCD = 12h | 1.60 | 1.70 | 1.78 | V | - | | | | | VLCD = 13h | 1.65 | 1.75 | 1.83 | V | - | | Doubler output voltage | $V_{L2}$ | C1 to C4*1 = 0.47 $\mu$ F | | 2 × V <sub>L1</sub> - 0.1 | 2 × V <sub>L1</sub> | 2 × V <sub>L1</sub> | V | - | | Tripler output voltage | $V_{L4}$ | C1 to C4*1 = 0.47 µF | | 3 × V <sub>L1</sub> - 0.15 | 3 × V <sub>L1</sub> | 3 × V <sub>L1</sub> | V | - | | Reference voltage setup time*2 | t <sub>VL1S</sub> | | | 5 | - | - | ms | Figure 2.80 | | LCD output voltage variation range*3 | t <sub>VLWT</sub> | C1 to C4*1 = 0.47 µF | | 500 | - | - | ms | | Note 1. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between VL1 and GND - C3: A capacitor connected between VL2 and GND - C4: A capacitor connected between VL4 and GND - $C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$ . - Note 2. This is the time required to wait from when the reference voltage is specified using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET[1:0] bits in the LCDM0 register to 01b) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1). - Note 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1). #### [1/4 Bias Method] Table 2.65 Internal voltage boosting method LCD characteristics Conditions: VCC = 1.8 V to 5.5 V | Parameter | Symbol | Conditions | | Min | Тур | Max | Unit | Test conditions | |--------------------------------------|-----------------------|----------------------|------------|-------------------------|------------------|------------------|------|-----------------| | LCD output voltage | V <sub>L1</sub> C1 to | C1 to C5*1 = 0.47 µF | VLCD = 04h | 0.90 | 1.0 | 1.08 | V | - | | variation range | | | VLCD = 05h | 0.95 | 1.05 | 1.13 | V | - | | | | | VLCD = 06h | 1.00 | 1.10 | 1.18 | V | - | | | | | VLCD = 07h | 1.05 | 1.15 | 1.23 | V | - | | | | | VLCD = 08h | 1.10 | 1.20 | 1.28 | V | - | | | | | VLCD = 09h | 1.15 | 1.25 | 1.33 | V | - | | | | | VLCD = 0Ah | 1.20 | 1.30 | 1.38 | V | - | | | | | VLCD = 0Bh | 1.25 | 1.35 | 1.43 | V | - | | | | | VLCD = 0Ch | 1.30 | 1.40 | 1.48 | V | - | | Doubler output voltage | $V_{L2}$ | C1 to C5*1 = 0.47 µF | | 2V <sub>L1</sub> - 0.08 | 2V <sub>L1</sub> | 2V <sub>L1</sub> | V | - | | Tripler output voltage | V <sub>L3</sub> | C1 to C5*1 = 0.47 µF | | 3V <sub>L1</sub> - 0.12 | 3V <sub>L1</sub> | 3V <sub>L1</sub> | V | - | | Quadruply output voltage | V <sub>L4</sub> *4 | C1 to C5*1 = 0.47 µF | | 4V <sub>L1</sub> - 0.16 | 4V <sub>L1</sub> | 4V <sub>L1</sub> | V | - | | Reference voltage setup time*2 | t <sub>VL1S</sub> | | | 5 | - | - | ms | Figure 2.80 | | LCD output voltage variation range*3 | t <sub>VLWT</sub> | C1 to C5*1 = 0.47 µF | | 500 | - | - | ms | | - Note 1. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between VL1 and GND - C3: A capacitor connected between VL2 and GND - C4: A capacitor connected between VL3 and GND - C5: A capacitor connected between VL4 and GND - $C1 = C2 = C3 = C4 = C5 = 0.47 \mu F \pm 30\%$ - Note 2. This is the time required to wait from when the reference voltage is specified by using the VLCD register (or when the internal voltage boosting method is selected (by setting the MDSET1 and MDSET0 bits in the LCDM0 register to 01b) if the default value reference voltage is used) until voltage boosting starts (VLCON = 1). - Note 3. This is the wait time from when voltage boosting is started (VLCON = 1) until display is enabled (LCDON = 1). - Note 4. $V_{L4}$ must be 5.5 V or lower. ## 2.12.3 Capacitor Split Method [1/3 Bias Method] Table 2.66 Internal voltage boosting method LCD characteristics Conditions: VCC = 2.2 V to 5.5 V | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | Test conditions | |-----------------------------|-------------------|----------------------|------------------------------|-----------------------|------------------------------|------|-----------------| | VL4 voltage*1 | $V_{L4}$ | C1 to C4 = 0.47 µF*2 | - | VCC | - | ٧ | - | | VL2 voltage*1 | V <sub>L2</sub> | C1 to C4 = 0.47 µF*2 | 2/3 × V <sub>L4</sub> - 0.07 | 2/3 × V <sub>L4</sub> | 2/3 × V <sub>L4</sub> + 0.07 | ٧ | - | | VL1 voltage*1 | V <sub>L1</sub> | C1 to C4 = 0.47 µF*2 | 1/3 × V <sub>L4</sub> - 0.08 | 1/3 × V <sub>L4</sub> | 1/3 × V <sub>L4</sub> + 0.08 | V | - | | Capacitor split wait time*1 | t <sub>WAIT</sub> | | 100 | - | - | ms | Figure 2.80 | Note 1. This is the wait time from when voltage bucking is started (VLCON = 1) until display is enabled (LCDON = 1). Note 2. This is a capacitor that is connected between voltage pins used to drive the LCD. - C1: A capacitor connected between CAPH and CAPL - C2: A capacitor connected between VL1 and GND - C3: A capacitor connected between VL2 and GND - C4: A capacitor connected between VL4 and GND - $C1 = C2 = C3 = C4 = 0.47 \mu F \pm 30\%$ . Figure 2.80 LCD reference voltage setup time, voltage boosting wait time, and capacitor split wait time ## 2.13 Comparator Characteristics Table 2.67 ACMPLP characteristics Conditions: VCC = 1.8 to 5.5 V | Parameter | | | Symbol | Min | Тур | Max | Unit | Test conditions | |-----------------------------------|----------------|------------------|--------|------|------|---------|------|--------------------------------------| | Reference voltage range | Standard mode | | VREF | 0 | - | VCC-1.4 | V | - | | | Window mode | CMPREF1 | VREFH | 1.4 | - | VCC | ٧ | - | | | | CMPREF0 | VREFL | 0 | - | VCC-1.4 | ٧ | - | | Input voltage range | | | VI | 0 | - | VCC | ٧ | - | | Internal reference voltage | | | - | 1.36 | 1.44 | 1.50 | ٧ | - | | Output delay | High-speed mo | de | Td | - | - | 1.2 | μs | VCC = 3.0 | | | Low-speed mod | de | | - | - | 5 | μs | Slew rate of input signal > 50 mV/µs | | | Window mode | | | - | - | 2 | μs | oignal v oo iii v/po | | Offset voltage*Note: | High-speed mo | de | - | - | - | 50 | mV | - | | | Low-speed mode | | - | - | - | 40 | mV | - | | Window mode | | - | - | - | 60 | mV | - | | | Operation stabilization wait time | | T <sub>cmp</sub> | 100 | - | - | μs | - | | Note: When 8-bit DAC output is used as the reference voltage, the offset voltage increases up to 2.5 x VCC/256. Note: In window mode, be sure to satisfy the following condition: $VREFH - VREFL \ge 0.2 V$ . ### 2.14 OPAMP Characteristics Table 2.68 OPAMP characteristics Conditions: VCC = AVCC0 = 1.8 to 5.5 V (AVCC0 = VCC when VCC < 2.0 V) | Parameter | Symbol | Conditions | | Min | Тур | Max | Unit | |------------------------------------|---------|--------------------------------------------------------|----------------------------|------|------|-------------|--------| | Common mode input | Vicm1 | Low-power consumption mode | | 0.2 | - | AVCC0 - 0.5 | V | | range | Vicm2 | High-speed mode | | 0.3 | - | AVCC0 - 0.6 | V | | Output voltage range | Vo1 | Low-power consumption mode | | 0.1 | - | AVCC0 - 0.1 | V | | | Vo2 | High-speed mode | | 0.1 | - | AVCC0 - 0.1 | V | | Input offset voltage | Vioff | 3σ | | -10 | - | 10 | mV | | Open gain | Av | | | 60 | 120 | - | dB | | Gain-bandwidth (GB) | GBW1 | Low-power consumption mode | | - | 0.04 | - | MHz | | product | GBW2 | High-speed mode | | - | 1.7 | - | MHz | | Phase margin | PM | CL = 20 pF | | 50 | - | - | deg | | Gain margin | GM | CL = 20 pF | | 10 | - | - | dB | | Equivalent input noise | Vnoise1 | f = 1 kHz | Low-power consumption | - | 230 | - | nV/√Hz | | | Vnoise2 | f = 10 kHz | mode | - | 200 | - | nV/√Hz | | | Vnoise3 | f = 1 kHz | High-speed mode | - | 90 | - | nV/√Hz | | | Vnoise4 | f = 2 kHz | | - | 70 | - | nV/√Hz | | Power supply reduction ratio | PSRR | | | - | 90 | - | dB | | Common mode signal reduction ratio | CMRR | | | - | 90 | - | dB | | Stabilization wait time | Tstd1 | CL = 20 pF<br>Only operational amplifier is | Low-power consumption mode | 650 | - | - | μs | | | Tstd2 | activated *1 | High-speed mode | 13 | - | - | μs | | | Tstd3 | CL = 20 pF<br>Operational amplifier and | Low-power consumption mode | 650 | - | - | μs | | | Tstd4 | reference current circuit are activated simultaneously | High-speed mode | 13 | - | - | μs | | Settling time | Tset1 | CL = 20 pF | Low-power consumption mode | - | - | 750 | μs | | | Tset2 | 1 | High-speed mode | - | - | 13 | μs | | Slew rate | Tslew1 | CL = 20 pF | Low-power consumption mode | - | 0.02 | - | V/µs | | | Tslew2 | | High-speed mode | - | 1.1 | - | V/µs | | Load current | Iload1 | Low-power mode | · | -100 | - | 100 | μΑ | | | Iload2 | High-speed mode | | -100 | - | 100 | μΑ | | Load capacitance | CL | | | - | - | 20 | pF | Note 1. When the operational amplifier reference current circuit is activated in advance. ## 2.15 Flash Memory Characteristics ### 2.15.1 Code Flash Memory Characteristics Table 2.69 Code flash characteristics (1) | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |-----------------|--------------------------------------|------------------|----------|-----|-----|-------|------------------------| | Reprogramming/e | rasure cycle*1 | N <sub>PEC</sub> | 1000 | - | - | Times | - | | Data hold time | After 1000 times of N <sub>PEC</sub> | t <sub>DRP</sub> | 20*2, *3 | - | - | Year | T <sub>a</sub> = +85°C | Note 1. The reprogram/erase cycle is the number of erasures for each block. When the reprogram/erase cycle is n times (n = 1,000), erasing can be done n times for each block. For instance, when 8-byte programming is performed 256 times for different addresses in 2-KB blocks, and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasure is not enabled (overwriting is prohibited). Note 2. Characteristic when using the flash memory programmer and the self-programming library provided by Renesas Electronics. Note 3. This result is obtained from reliability testing. Table 2.70 Code flash characteristics (2) High-speed operating mode Conditions: VCC = 2.7 to 5.5 V | | | | F | CLK = 1 MI | Ηz | F | CLK = 32 M | Hz | | |--------------------------|-----------------|-------------------|-----|------------|------|-----|------------|------|------| | Parameter | | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Programming time | 8-byte | t <sub>P8</sub> | - | 116 | 998 | - | 54 | 506 | μs | | Erasure time | 2-KB | t <sub>E2K</sub> | - | 9.03 | 287 | - | 5.67 | 222 | ms | | Blank check time | 8-byte | t <sub>BC8</sub> | - | - | 56.8 | - | - | 16.6 | μs | | | 2-KB | t <sub>BC2K</sub> | - | - | 1899 | - | - | 140 | μs | | Erase suspended time | | t <sub>SED</sub> | - | - | 22.5 | - | - | 10.7 | μs | | Startup area switching s | etting time | t <sub>SAS</sub> | - | 21.7 | 585 | - | 12.1 | 447 | ms | | Access window time | | t <sub>AWS</sub> | - | 21.7 | 585 | - | 12.1 | 447 | ms | | OCD/serial programmer | ID setting time | t <sub>OSIS</sub> | - | 21.7 | 585 | - | 12.1 | 447 | ms | | ROM mode transition w | ait time 1 | t <sub>DIS</sub> | 2 | - | - | 2 | - | - | μs | | ROM mode transition w | ait time 2 | t <sub>MS</sub> | 5 | - | - | 5 | - | - | μs | Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software. Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing the flash memory. When using FCLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set. Note: The frequency accuracy of FCLK must be ±3.5%. Confirm the frequency accuracy of the clock source. Table 2.71 Code flash characteristics (3) Middle-speed operating mode Conditions: VCC = 1.8 to 5.5 V, Ta = -40 to +85°C | | | | | FCLK = 1 N | lHz | I | FCLK = 8 M | Hz | | |------------------------|-----------------------|-------------------|-----|------------|------|-----|------------|------|------| | Parameter | | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Programming time | 8-byte | t <sub>P8</sub> | - | 157 | 1411 | - | 101 | 966 | μs | | Erasure time | 2-KB | t <sub>E2K</sub> | - | 9.10 | 289 | - | 6.10 | 228 | ms | | Blank check time | 8-byte | t <sub>BC8</sub> | - | - | 87.7 | - | - | 52.5 | μs | | | 2-KB | t <sub>BC2K</sub> | - | - | 1930 | - | - | 414 | μs | | Erase suspended time | | t <sub>SED</sub> | - | - | 32.7 | - | - | 21.6 | μs | | Startup area switching | setting time | t <sub>SAS</sub> | - | 22.5 | 592 | - | 14.0 | 464 | ms | | Access window time | | t <sub>AWS</sub> | - | 22.5 | 592 | - | 14.0 | 464 | ms | | OCD/serial programme | er ID setting time | t <sub>OSIS</sub> | - | 22.5 | 592 | - | 14.0 | 464 | ms | | Flash memory mode tr | ransition wait time 1 | t <sub>DIS</sub> | 2 | - | - | 2 | - | - | μs | | Flash memory mode tr | ransition wait time 2 | t <sub>MS</sub> | 720 | - | - | 720 | - | - | ns | Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software. Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing the flash memory. When using FCLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set. Note: The frequency accuracy of FCLK must be ±3.5%. Confirm the frequency accuracy of the clock source. ## 2.15.2 Data Flash Memory Characteristics Table 2.72 Data flash characteristics (1) | Parameter | | Symbol | Min | Тур | Max | Unit | Test conditions | |----------------|------------------------------------------|-------------------|----------|---------|-----|-------|-----------------| | Reprogramming | erasure cycle*1 | N <sub>DPEC</sub> | 100000 | 1000000 | - | Times | - | | Data hold time | After 10000 times of N <sub>DPEC</sub> | t <sub>DDRP</sub> | 20*2, *3 | - | - | Year | Ta = +85°C | | | After 100000 times of N <sub>DPEC</sub> | | 5*2, *3 | - | - | Year | | | | After 1000000 times of N <sub>DPEC</sub> | | - | 1*2, *3 | - | Year | Ta = +25°C | Note 1. The reprogram/erase cycle is the number of erasure for each block. When the reprogram/erase cycle is n times (n = 100,000), erasing can be performed n times for each block. For instance, when 1-byte programming is performed 1,000 times for different addresses in 1-byte blocks, and then the entire block is erased, the reprogram/erase cycle is counted as one. However, programming the same address for several times as one erasure is not enabled. (overwriting is prohibited). Note 2. Characteristics when using the flash memory programmer and the self-programming library provided by Renesas Electronics. Note 3. These results are obtained from reliability testing. Table 2.73 Data flash characteristics (2) High-speed operating mode Conditions: VCC = 2.7 to 5.5 V | | | | | FCLK = 4 | MHz | | FCLK = 32 | MHz | | |-----------------------|-----------|--------------------|-----|----------|------|-----|-----------|------|------| | Parameter | | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Programming time | 1-byte | t <sub>DP1</sub> | - | 52.4 | 463 | - | 42.1 | 387 | μs | | Erasure time | 1-KB | t <sub>DE1K</sub> | - | 8.98 | 286 | - | 6.42 | 237 | ms | | Blank check time | 1-byte | t <sub>DBC1</sub> | - | - | 24.3 | - | - | 16.6 | μs | | | 1-KB | t <sub>DBC1K</sub> | - | - | 1872 | - | - | 512 | μs | | Suspended time during | g erasing | t <sub>DSED</sub> | - | - | 13.0 | - | - | 10.7 | μs | | Data flash STOP recov | ery time | t <sub>DSTOP</sub> | 5 | - | - | 5 | - | - | μs | Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software. Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing the flash memory. When using FCLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set. Note: The frequency accuracy of FCLK must be ±3.5%. Confirm the frequency accuracy of the clock source. Table 2.74 Data flash characteristics (3) Middle-speed operating mode Conditions: VCC = 1.8 to 5.5 V, Ta = -40 to +85°C | | | | | FCLK = 4 | MHz | | FCLK = 8 | MHz | | |-----------------------|-----------|--------------------|-----|----------|------|-----|----------|------|------| | Parameter | | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | Programming time | 1-byte | t <sub>DP1</sub> | - | 94.7 | 886 | - | 89.3 | 849 | μs | | Erasure time | 1-KB | t <sub>DE1K</sub> | - | 9.59 | 299 | - | 8.29 | 273 | ms | | Blank check time | 1-byte | t <sub>DBC1</sub> | - | - | 56.2 | - | - | 52.5 | μs | | | 1-KB | t <sub>DBC1K</sub> | - | - | 2.17 | - | - | 1.51 | ms | | Suspended time during | g erasing | t <sub>DSED</sub> | - | - | 23.0 | - | - | 21.7 | μs | | Data flash STOP recov | ery time | t <sub>DSTOP</sub> | 720 | - | - | 720 | - | - | ns | Note: Does not include the time until each operation of the flash memory is started after instructions are executed by software. Note: The lower-limit frequency of FCLK is 1 MHz during programming or erasing the flash memory. When using FCLK at below 4 MHz, the frequency can be set to 1 MHz, 2 MHz, or 3 MHz. A non-integer frequency such as 1.5 MHz cannot be set. Note: The frequency accuracy of FCLK must be ±3.5%. Confirm the frequency accuracy of the clock source. ### 2.16 Boundary Scan Table 2.75 Boundary scan Conditions: VCC = AVCC0 = 2.4 to 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |---------------------------------------|---------------------|--------------------|-----|-----|------|-----------------| | TCK clock cycle time | t <sub>TCKcyc</sub> | 100 | - | - | ns | Figure 2.81 | | TCK clock high pulse width | t <sub>TCKH</sub> | 45 | - | - | ns | | | TCK clock low pulse width | t <sub>TCKL</sub> | 45 | - | - | ns | | | TCK clock rise time | t <sub>TCKr</sub> | - | - | 5 | ns | | | TCK clock fall time | t <sub>TCKf</sub> | - | - | 5 | ns | | | TMS setup time | t <sub>TMSS</sub> | 20 | - | - | ns | Figure 2.82 | | TMS hold time | t <sub>TMSH</sub> | 20 | - | - | ns | | | TDI setup time | t <sub>TDIS</sub> | 20 | - | - | ns | | | TDI hold time | t <sub>TDIH</sub> | 20 | - | - | ns | | | TDO data delay | t <sub>TDOD</sub> | - | - | 70 | ns | 1 | | Boundary Scan circuit start up time*1 | t <sub>BSSTUP</sub> | t <sub>RESWP</sub> | - | - | - | Figure 2.83 | Note 1. Boundary scan does not function until power-on-reset becomes negative. Figure 2.81 Boundary scan TCK timing Figure 2.82 Boundary scan input/output timing Figure 2.83 Boundary scan circuit start up timing ## 2.17 Joint European Test Action Group (JTAG) Table 2.76 JTAG (debug) characteristics (1) Conditions: VCC = 2.4 to 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |----------------------------|---------------------|-----|-----|-----|------|-----------------| | TCK clock cycle time | t <sub>TCKcyc</sub> | 80 | - | - | ns | Figure 2.84 | | TCK clock high pulse width | t <sub>TCKH</sub> | 35 | - | - | ns | | | TCK clock low pulse width | t <sub>TCKL</sub> | 35 | - | - | ns | | | TCK clock rise time | t <sub>TCKr</sub> | - | - | 5 | ns | | | TCK clock fall time | t <sub>TCKf</sub> | - | - | 5 | ns | | | TMS setup time | t <sub>TMSS</sub> | 16 | - | - | ns | Figure 2.85 | | TMS hold time | t <sub>TMSH</sub> | 16 | - | - | ns | | | TDI setup time | t <sub>TDIS</sub> | 16 | - | - | ns | | | TDI hold time | t <sub>TDIH</sub> | 16 | - | - | ns | | | TDO data delay time | t <sub>TDOD</sub> | - | - | 70 | ns | | Table 2.77 JTAG (debug) characteristics (2) Conditions: VCC = 1.6 to 2.4 V | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |----------------------------|---------------------|-----|-----|-----|------|-----------------| | TCK clock cycle time | t <sub>TCKcyc</sub> | 250 | - | - | ns | Figure 2.84 | | TCK clock high pulse width | t <sub>TCKH</sub> | 120 | - | - | ns | | | TCK clock low pulse width | t <sub>TCKL</sub> | 120 | - | - | ns | | | TCK clock rise time | t <sub>TCKr</sub> | - | - | 5 | ns | | | TCK clock fall time | t <sub>TCKf</sub> | - | - | 5 | ns | | | TMS setup time | t <sub>TMSS</sub> | 50 | - | - | ns | Figure 2.85 | | TMS hold time | t <sub>TMSH</sub> | 50 | - | - | ns | | | TDI setup time | t <sub>TDIS</sub> | 50 | - | - | ns | | | TDI hold time | t <sub>TDIH</sub> | 50 | - | - | ns | | | TDO data delay time | t <sub>TDOD</sub> | - | - | 150 | ns | | Figure 2.84 JTAG TCK timing Figure 2.85 JTAG input/output timing #### Serial Wire Debug (SWD) 2.17.1 **Table 2.78 SWD characteristics (1)** Conditions: VCC = 2.4 to 5.5 V | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |------------------------------|----------------------|-----|-----|-----|------|-----------------| | SWCLK clock cycle time | t <sub>SWCKcyc</sub> | 80 | - | - | ns | Figure 2.86 | | SWCLK clock high pulse width | tswckh | 35 | - | - | ns | | | SWCLK clock low pulse width | tswckl | 35 | - | - | ns | | | SWCLK clock rise time | tswckr | - | - | 5 | ns | | | SWCLK clock fall time | tswckf | - | - | 5 | ns | | | SWDIO setup time | t <sub>SWDS</sub> | 16 | - | - | ns | Figure 2.87 | | SWDIO hold time | t <sub>SWDH</sub> | 16 | - | - | ns | | | SWDIO data delay time | t <sub>SWDD</sub> | 2 | - | 70 | ns | | SWD characteristics (2) **Table 2.79** Conditions: VCC = 1.6 to 2.4 V | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | |------------------------------|----------------------|-----|-----|-----|------|-----------------| | SWCLK clock cycle time | t <sub>SWCKcyc</sub> | 250 | - | - | ns | Figure 2.86 | | SWCLK clock high pulse width | tswckh | 120 | - | - | ns | | | SWCLK clock low pulse width | t <sub>SWCKL</sub> | 120 | - | - | ns | 7 | | SWCLK clock rise time | t <sub>SWCKr</sub> | - | - | 5 | ns | | | SWCLK clock fall time | t <sub>SWCKf</sub> | - | - | 5 | ns | | | SWDIO setup time | t <sub>SWDS</sub> | 50 | - | - | ns | Figure 2.87 | | SWDIO hold time | t <sub>SWDH</sub> | 50 | - | - | ns | 7 | | SWDIO data delay time | t <sub>SWDD</sub> | 2 | - | 150 | ns | | Figure 2.86 **SWD SWCLK timing** Figure 2.87 SWD input/output timing ## Appendix 1.Package Dimensions Information on the latest version of the package dimensions or mountings is displayed in "Packages" on the Renesas Electronics Corporation website. Figure 1.1 LGA 100-pin Figure 1.2 LQFP 100-pin Figure 1.3 LQFP 64-pin Figure 1.4 QFN 64-pin Figure 1.5 LQFP 48-pin Figure 1.6 QFN 48-pin Figure 1.7 QFN 40-pin | Revision History | S3A6 Group Microcontrollers Datasheet | |------------------|---------------------------------------| |------------------|---------------------------------------| | Rev. | Date | Summary | |------|-------------|---------------| | 1.00 | Apr 4, 2017 | First release | #### **Proprietary Notice** All text, graphics, photographs, trademarks, logos, artwork and computer code, collectively known as content, contained in this document is owned, controlled or licensed by or to Renesas, and is protected by trade dress, copyright, patent and trademark laws, and other intellectual property rights and unfair competition laws. Except as expressly provided herein, no part of this document or content may be copied, reproduced, republished, posted, publicly displayed, encoded, translated, transmitted or distributed in any other medium for publication or distribution or for any commercial enterprise, without prior written consent from Renesas. ARM<sup>®</sup> and Cortex<sup>®</sup> are registered trademarks of ARM Limited. CoreSight<sup>™</sup> is a trademark of ARM Limited. CoreMark® is a registered trademark of the Embedded Microprocessor Benchmark Consortium. Magic Packet™ is a trademark of Advanced Micro Devices, Inc. SuperFlash® is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. Other brands and names mentioned in this document may be the trademarks or registered trademarks of their respective holders. S3A6 Group Microcontrollers Datasheet Publication Date: Rev.1.00 Apr 4, 2017 Published by: Renesas Electronics Corporation #### **SALES OFFICES** # Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141 © 2017 Renesas Electronics Corporation. All rights reserved. Renesas Synergy™ Platform S3A6 Group Microcontrollers