# PAA5160E1-Q: Optical Tracking Chip

# **General Description**

The PAA5160E1-Q is PixArt Imaging's latest optical tracking chip designed to enable navigation up to the speed of 2.5m/s on a wide range of surfaces. The chip is housed in a  $6 \times 6 \times 1.35 \text{ mm}^3$  16-pin land-grid-array (LGA) package with an integrated laser illumination that provides X-Y motion data and consistent resolution. It is suitable for motion tracking in industrial robot applications.

# **Key Features**

- Performance
  - Speed of up to 2.5m/s
  - Working Distance to Tracking Surface range of 10 to 27mm
- Typical power consumption of 16.5mA
- No lens required
- Reports accurate XY motion data

# Applications

- Devices that require high speed motion detection over a wide working range
- Robot applications

# **Key Parameter**

| Parameter                       | Value                     |  |  |  |  |
|---------------------------------|---------------------------|--|--|--|--|
|                                 | VDD: 1.8 to 2.1 V         |  |  |  |  |
| Supply Voltage                  | VDD_VCSEL: 2.8 to 3.3 V   |  |  |  |  |
|                                 | VDDIO: 1.8 to 3.3 V       |  |  |  |  |
| Working Distance to             | 10 to 27 mm               |  |  |  |  |
| Tracking Surface                | 10 to 27 mm               |  |  |  |  |
| Frame Rate (max.)               | 20,000 fps                |  |  |  |  |
| Speed (max.)                    | 2.5 m/s                   |  |  |  |  |
| Acceleration                    | 10 g; 98 m/s <sup>2</sup> |  |  |  |  |
| Decolution (may)                | 20,000 cpi                |  |  |  |  |
| Resolution (max.)               | 7,874 count/cm            |  |  |  |  |
| Interface                       | 4-Wire SPI @ 4 MHz        |  |  |  |  |
| Package Size (mm <sup>3</sup> ) | 6 x 6 x 1.35              |  |  |  |  |

**Note:** Tested on aluminum, glossy stainless steel, glossy vinyl flooring, glossy gypsum board, glossy photo paper, green ESD mat and laminated wood.

# **Ordering Information**

| Part Number | Description           | cription Package Type |      | MOQ  |  |
|-------------|-----------------------|-----------------------|------|------|--|
| PAA5160E1-Q | Optical Tracking Chip | 16-pin LGA Package    | Tube | 2000 |  |



For any additional inquiries, please contact us at https://www.pixart.com

Version 0.8 | 15 Sept 2022 | 2A000EN
PixArt Imaging Inc. https://www.pixart.com

SEE. FEEL. TOUCH.

# **Table of Contents**

| PAA51    | 60E1-Q: Optical Tracking Chip                                               | 1  |
|----------|-----------------------------------------------------------------------------|----|
| Ger      | neral Description                                                           | 1  |
| Кеу      | Features                                                                    | 1  |
| Арр      | lications                                                                   | 1  |
| Кеу      | Parameter                                                                   | 1  |
| Ord      | ering Information                                                           | 1  |
| Table of | of Contents                                                                 | 2  |
|          | Figures                                                                     |    |
| List of  | Tables                                                                      |    |
| 1.0      | Introduction                                                                |    |
| 1.1      | Overview                                                                    |    |
| 1.2      | Terminology                                                                 |    |
| 1.3      | Signal Description                                                          |    |
| 2.0      | Operating Specification                                                     |    |
| 2.1      | Absolute Maximum Rating                                                     |    |
| 2.2      | Recommended Operating Condition                                             |    |
| 2.3      | DC Characteristic                                                           |    |
| 2.4      | AC Characteristic                                                           |    |
| 2.5      | Performance Specification                                                   |    |
| 3.0      | Mechanical Specification                                                    |    |
| 3.1      | Package Marking                                                             |    |
| 3.2      | LGA Package Outline Drawing                                                 |    |
| 3.3      | Packing Information                                                         |    |
| 4.0      | Design Reference                                                            |    |
| 4.1      | General Reference Schematic                                                 |    |
| 4.2      | Recommended PCB Foot Print                                                  |    |
| 4.3      | Chip Assembly Tilt                                                          |    |
| 4.4      | Keep Out Area                                                               |    |
| 4.5      | Assembly Guide                                                              |    |
|          | H.5.1 Handling precaution of Moisture Sensitivity During Assembly Processes |    |
|          | I.5.2 Assembly Recommendation                                               |    |
|          | I.5.3 ESD Precaution                                                        |    |
|          | I.5.4 IR Reflow Soldering Profile                                           |    |
| 4.6      | Surface Coverage                                                            |    |
| 5.0      | Power Management                                                            |    |
| 5.1      | Power Supply                                                                |    |
| 5.2      |                                                                             |    |
|          | 5.2.1 Power On                                                              |    |
|          | 5.2.2 Power Off                                                             |    |
| 5.3      |                                                                             |    |
|          | 5.3.1 State Description                                                     |    |
|          | 5.3.2 State Diagram                                                         |    |
| 5        | 5.3.3 State Transition                                                      | 23 |

# PAA5160E1-Q General Product Datasheet

Optical Tracking Chip

|        | story                   |    |
|--------|-------------------------|----|
| 5.5 Re | elated Register         | 25 |
| 5.4.3  | Software Reset          | 24 |
| 5.4.2  | Hardware Reset          | 24 |
| 5.4.1  | Power-on Reset          | 24 |
| 5.4 Re | eset and Shutdown State | 24 |

# **List of Figures**

| Figure 1. Block Diagram                             | 6  |
|-----------------------------------------------------|----|
| Figure 2. Pin Configuration                         |    |
| Figure 3. Chip Orientation vs Chip Moving Direction | 9  |
| Figure 4. LGA Package Outline Drawing               | 12 |
| Figure 5. Tube Dimension                            | 13 |
| Figure 6. Moisture Barrier Bag                      | 14 |
| Figure 7. Inner Box                                 | 14 |
| Figure 8. Inner Box Label                           |    |
| Figure 9. Shipping Box                              | 14 |
| Figure 10. Shipping Box Label                       | 14 |
| Figure 11. Reference Schematic                      | 15 |
| Figure 12. Recommended PCB Layout in mm [inch]      | 16 |
| Figure 13 Tilt Definition                           | 17 |
| Figure 14. Side View and Top View of Keep Out Area  | 18 |
| Figure 15. Solder Reflow Profile                    | 20 |
| Figure 16. Power-on Sequence Requirement            |    |
| Figure 17. State Diagram                            | 23 |

# **List of Tables**

| Table 1. Signal Pins Description                       | 7  |
|--------------------------------------------------------|----|
| Table 2. Absolute Maximum Rating                       | 8  |
| Table 3. Recommended Operating Condition               | 8  |
| Table 4. DC Electrical Specification                   | 9  |
| Table 5. AC Electrical Specification                   | 10 |
| Table 6. Resolution Variation Specification            | 11 |
| Table 7. Code Identification                           | 12 |
| Table 8. Soldering Profile                             | 20 |
| Table 9. Power State Description                       | 23 |
| Table 10. State Transition                             | 23 |
| Table 11. State of Signal Pins during Power-on & Reset | 24 |
| Table 12. State of Signal Pins during Shutdown.        | 24 |
|                                                        |    |

# 1.0 Introduction

# 1.1 Overview

The PAA5160E1-Q is based on Optical Navigation Technology, which measures changes in position by optically acquiring sequential picture elements and mathematically determining the direction and magnitude of movement. The chip contains a Picture Element Acquisition System (PEAS), a hard-coded Digital Signal Processing System (DSPS), and an integrated VCSEL illumination source.

The chip algorithm calculates the speed, direction, magnitude of motion and stores the motion data output information in the registers. Then, the host either uses the polling method or interrupts triggering for immediate access.

Note: Throughout this document, the PAA5160E1-Q is referred to as the "chip".



# Figure 1. Block Diagram

# 1.2 Terminology

| Term  | Description                            |  |  |  |
|-------|----------------------------------------|--|--|--|
| ESD   | Electrostatic Discharge                |  |  |  |
| I/O   | Input / Output                         |  |  |  |
| VCSEL | Vertical Cavity Surface Emitting LASER |  |  |  |
| срі   | count per inch                         |  |  |  |
| fps   | frame per second                       |  |  |  |

Version 0.8 | 15 Sept 2022 | 2A000EN PixArt Imaging Inc. https://www.pixart.com

# 1.3 Signal Description



Note: The 4 pads in Figure 2 (red boxed) must be left unconnected.

Figure 2. Pin Configuration

| Table : | 1. Signal | Pins | Description |
|---------|-----------|------|-------------|
|---------|-----------|------|-------------|

| Function        | Pin No. | Signal Name | Туре   | Description                                        |
|-----------------|---------|-------------|--------|----------------------------------------------------|
|                 | 8       | DGND        | Ground | Digital Ground                                     |
|                 | 13      | AGND        | Ground | Analog Ground                                      |
| Power           | 9       | VDDIO       | Power  | I/O power input                                    |
| Supplies        | 11      | VREG        | Power  | Chip power output                                  |
|                 | 12      | VDD         | Power  | Chip power input                                   |
|                 | 15      | VDD_VCSEL   | Power  | Chip power input                                   |
|                 | 3       | NCS         | Input  | Chip select (Active low)                           |
| Control         | 4       | MISO        | Output | Serial data output                                 |
| Interface       | 5       | MOSI        | Input  | Serial data input                                  |
|                 | 6       | SCLK        | Input  | Serial data clock                                  |
| Functional      | 2       | NRST        | Input  | Hardware reset (Active low)                        |
| I/O             | 7       | MOTION      | Output | Motion interrupt (Active low)                      |
| Cra a dial      | 1       | VCSEL_P     | Input  | VCSEL Anode                                        |
| Special         | 10, 14  | NC          | NC     | No connection (floating)                           |
| Function<br>Pin | 16      | VCSEL_N     | Output | VCSEL Cathode                                      |
| FIII            | 17*     | GND PADDLE  | Ground | Bottom of LGA package must be connected to ground. |

# 2.0 Operating Specification

# 2.1 Absolute Maximum Rating

# Table 2. Absolute Maximum Rating

| Parameter                    | Symbol              | Min. | Max. | Unit | Note                        |
|------------------------------|---------------------|------|------|------|-----------------------------|
| Storage Temperature          | Ts                  | -40  | 85   | °C   |                             |
| Lead-Free Solder Temperature | T <sub>SOLDER</sub> |      | 260  | °C   |                             |
| Supply Voltage               | VDD                 | -0.5 | 2.1  | V    | V                           |
|                              | VDD_VCSEL           | -0.5 | 3.3  | V    | V                           |
|                              | VDDIO               | -0.5 | 3.3  | V    | V                           |
| Input Voltage                | V <sub>IN</sub>     | -0.5 | 3.3  | V    | All I/O pins                |
| ESD                          | ESD <sub>HBM</sub>  |      | 2    | kV   | All pins (Human Body Model) |

#### Notes:

1. Maximum Ratings are those values beyond which damage to the device may occur.

2. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum-rated conditions is not implied.

# 2.2 Recommended Operating Condition

### Table 3. Recommended Operating Condition

| Parameter                                 | Symbol            | Min. | Тур. | Max.   | Unit             | Note                                           |
|-------------------------------------------|-------------------|------|------|--------|------------------|------------------------------------------------|
| Operating Temperature                     | T <sub>A</sub>    | 0    |      | 60     | °C               |                                                |
|                                           | VDD               | 1.8  | 1.9  | 2.1    | V                | Including supply noise                         |
| Power Supply Voltage                      | VDD_VCSEL         | 2.8  | 3.0  | 3.3    | V                | Including supply noise                         |
|                                           | VDDIO             | 1.8  | 1.9  | 3.3    | V                | Including supply noise                         |
| Power Supply Rise Time                    | t <sub>RT</sub>   | 0.15 |      | 20     | ms               | 0 to VDD, VDD_VCSEL & VDDIO min.               |
| Supply Noise (Sinusoidal)                 | V <sub>NA</sub>   |      |      | 100    | mV               | Peak to peak noise voltage.<br>10 kHz – 75 MHz |
| Serial Port Clock Frequency               | f <sub>SCLK</sub> |      |      | 4      | MHz              | 50% duty cycle                                 |
| Resolution                                | R                 |      |      | 20,000 | срі              | (7,874 count/cm)                               |
| Speed <sup>3</sup>                        | S                 |      | 1.5  | 2.5    | m/s              |                                                |
| Working Distance from<br>Tracking Surface | Z                 | 10   |      | 27     | mm               |                                                |
| Frame Rate                                | F <sub>R</sub>    |      |      | 20,000 | fps              |                                                |
| Acceleration                              | а                 |      |      | 98     | m/s <sup>2</sup> |                                                |

#### Notes:

- 1. PixArt does not guarantee the performance of the system beyond the recommended operating condition limits.
- 2. Chip electrical characteristics over recommended operating conditions. Typical values at VDD = 1.9V, VDD\_VCSEL = 3.0V, VDDIO = 1.9V,  $T_A = 25$  °C.
- 3. Tested on aluminum, glossy stainless steel, glossy vinyl flooring, glossy gypsum board, glossy photo paper, green ESD mat and laminated wood.
- 4. Maximum speed can be achieved when chip moves at 45° while typical speed can be achieved when chip moves at 0° and 90°. Below is the diagram of chip orientation vs chip moving direction.



Figure 3. Chip Orientation vs Chip Moving Direction

# 2.3 DC Characteristic

Table 4. DC Electrical Specification

| Parameter              | Symbol                        | Min.        | Тур. | Max.        | Unit   | Note                                                                     |
|------------------------|-------------------------------|-------------|------|-------------|--------|--------------------------------------------------------------------------|
|                        | I <sub>dd_run</sub>           |             | 14.5 |             | mA     | Average current (chip only)<br>No load on MISO, MOTION                   |
| Supply Current         | I <sub>DD_VCSEL_</sub><br>run |             | 2    |             | mA     | Average current with laser pulsing @ 20k fps                             |
| Shutdown state Current | I <sub>PD</sub>               |             | 4    |             | μΑ     |                                                                          |
| Input Low Voltage      | VIL                           |             |      | 0.3 x VDDIO | V      | SCLK, MOSI, NCS                                                          |
| Input High Voltage     | V <sub>IH</sub>               | 0.7 x VDDIO |      |             | V      | SCLK, MOSI, NCS                                                          |
| Input Hysteresis       | VI_HYS                        |             | 100  |             | mV     | SCLK, MOSI, NCS                                                          |
| Input Leakage Current  | I <sub>LEAK</sub>             |             | ±1   | ± 10        | μΑ     | V <sub>in</sub> = VDDIO or 0V,<br>SCLK, MOSI, NCS                        |
| Output Low Voltage     | V <sub>OL</sub>               |             |      | 0.45        | $\vee$ | I <sub>OUT</sub> = 1mA for MISO<br>I <sub>OUT</sub> = 0.1mA for MOTION   |
| Output High Voltage    | V <sub>он</sub>               | VDDIO -0.45 |      |             | V      | I <sub>OUT</sub> = -1mA for MISO<br>I <sub>OUT</sub> = -0.1mA for MOTION |

**Note:** Chip electrical characteristics over recommended operating conditions. Typical values at VDD = 1.9V, VDD\_VCSEL = 3.0V, VDDIO = 1.9V, T<sub>A</sub> = 25°C.

# 2.4 AC Characteristic

# Table 5. AC Electrical Specification

| Parameter                                           | Symbol                                | Min. | Тур. | Max. | Unit | Note                                                                                                                                                                          |
|-----------------------------------------------------|---------------------------------------|------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Motion Delay After Reset<br>Time                    | t <sub>mot-rst</sub>                  | 120  |      |      | ms   | From reset to valid motion, assuming motion is present.                                                                                                                       |
| Shutdown State Time                                 | t <sub>stdwn</sub>                    |      |      | 500  | ms   | From Shutdown State active to low current.                                                                                                                                    |
| Wake up from Shutdown<br>State Time                 | twakeup                               | 120  |      |      | ms   | From Shutdown State inactive to<br>valid motion.<br><b>Note:</b> A RESET must be asserted after<br>a Shutdown State. Refer to section<br>5.3, also note t <sub>MOT-RST.</sub> |
| MISO Rise Time                                      | t <sub>r-MISO</sub>                   |      | 6    |      | ns   | $C_L = 20 pF$                                                                                                                                                                 |
| MISO Fall Time                                      | t <sub>f-MISO</sub>                   |      | 6    |      | ns   | $C_{L} = 20 pF$                                                                                                                                                               |
| MISO Delay After SCLK                               | t <sub>dly-miso</sub>                 |      |      | 35   | ns   | From SCLK falling edge to MISO data valid.<br>$C_L = 20pF.$                                                                                                                   |
| MISO Hold Time                                      | t <sub>hold-MISO</sub>                | 25   |      |      | ns   | Data held until next falling SCLK edge                                                                                                                                        |
| MOSI Hold Time                                      | t <sub>hold-MOSI</sub>                | 25   |      |      | ns   | Amount of time data is valid after<br>SCLK rising edge.                                                                                                                       |
| MOSI Setup Time                                     | t <sub>setup-MOSI</sub>               | 25   |      |      | ns   | From data valid to SCLK rising edge                                                                                                                                           |
| SPI Time Between Write<br>Commands                  | t <sub>sww</sub>                      | 5    |      |      | μs   | From rising SCLK for last bit of the first data byte, to rising SCLK for last bit of the second data byte.                                                                    |
| SPI Time between Write<br>and Read Commands         | t <sub>swr</sub>                      | 5    |      |      | μs   | From rising SCLK for last bit of the first data byte, to rising SCLK for last bit of the second address byte.                                                                 |
| SPI Time between Read<br>and Subsequent<br>Commands | t <sub>srw,</sub><br>t <sub>srr</sub> | 2    |      |      | μs   | From rising SCLK for last bit of the<br>first data byte, to falling SCLK for the<br>first bit of the address byte of the<br>next command.                                     |
| SPI Read Address-Data<br>Delay                      | t <sub>srad</sub>                     | 2    |      |      | μs   | From rising SCLK for last bit of the address byte, to falling SCLK for first bit of data being read.                                                                          |
| NCS Inactive After<br>Motion Burst                  | t <sub>bexit</sub>                    | 500  |      |      | ns   | Minimum NCS inactive time after motion burst before next SPI usage.                                                                                                           |
| NCS To SCLK Active                                  | t <sub>NCS-SCLK</sub>                 | 120  |      |      | ns   | From last NCS falling edge to first<br>SCLK rising edge.                                                                                                                      |
| SCLK To NCS Inactive (For<br>Read Operation)        | t <sub>sclk-NCs</sub>                 | 120  |      |      | ns   | From last SCLK rising edge to NCS<br>rising edge, for valid MISO data<br>transfer.                                                                                            |
| SCLK To NCS Inactive (For<br>Write Operation)       | t <sub>sclk-ncs</sub>                 | 1    |      |      | μs   | From last SCLK rising edge to NCS<br>rising edge, for valid MOSI data<br>transfer.                                                                                            |

Version 0.8 | 15 Sept 2022 | 2A000EN

PixArt Imaging Inc. https://www.pixart.com

| Parameter                     | Symbol                | Min. | Тур. | Max. | Unit | Note                                                                                                                                                                             |
|-------------------------------|-----------------------|------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NCS To MISO High-Z            | t <sub>NCS-MISO</sub> |      |      | 500  | ns   | From NCS rising edge to MISO high-Z state.                                                                                                                                       |
| MOTION Rise Time              | t <sub>r-MOTION</sub> |      | 300  |      | ns   | C <sub>L</sub> = 20pF                                                                                                                                                            |
| MOTION Fall Time              | t <sub>f-MOTION</sub> |      | 300  |      | ns   | C <sub>L</sub> = 20pF                                                                                                                                                            |
| Input Capacitance             | C <sub>in</sub>       |      | 10   |      | рF   | SCLK, MOSI, NCS                                                                                                                                                                  |
| Load Capacitance              | CL                    |      |      | 20   | рF   | MISO, MOTION                                                                                                                                                                     |
| Turn circle Council a Council | Iddt                  |      |      | 70   | mA   | Maximum supply current during the<br>supply ramp from OV to VDD with<br>min. 150 µs and max. 20 ms rise time<br>(does not include charging currents<br>for bypass capacitors).   |
| Transient Supply Current      | Ι <sub>ουτασ</sub> ι  |      |      | 60   | mA   | Maximum supply current during the<br>supply ramp from OV to VDDIO with<br>min. 150 µs and max. 20 ms rise time<br>(does not include charging currents<br>for bypass capacitors). |

# 2.5 Performance Specification

# Table 6. Resolution Variation Specification

| Parameter                              | Symbol          | Min. | Тур. | Max. | Unit | Note                                                                                          |
|----------------------------------------|-----------------|------|------|------|------|-----------------------------------------------------------------------------------------------|
| Resolution Variation*                  | RV              |      | 1    |      | %    | At constant Speed and Working Distance<br>from Tracking Surface @ 787 count/ cm.              |
| Resolution Variation*<br>(Over Height) | RV <sub>H</sub> |      | 3    |      | %    | At constant Speed, across Working<br>Distance from Tracking Surface range @<br>787 count/ cm. |
| Resolution Variation*<br>(Over Speed)  | RVs             |      | 5    |      | %    | At constant Working Distance from<br>Tracking Surface, up to max Speed @<br>787 count/ cm.    |

**Note:** \*: Resolution Variation, RV =  $\frac{(Rmax - Rmin)}{(Raverage) \times 2} \times 100\%$ , chip mounted and tested at 45°.

# 3.0 Mechanical Specification

# 3.1 Package Marking

Refer to Figure 2. Pin Configuration for the code marking location on the device package.

### Table 7. Code Identification

| Label          | Marking | Description                     |
|----------------|---------|---------------------------------|
| Product Number | P5160   | Part number label               |
|                |         | Y: Year                         |
| Date Code      | YWX     | W: Week                         |
|                |         | X: Reserved as PixArt reference |

# 3.2 LGA Package Outline Drawing



**Note:** It is advised that normal static discharge precautions be taken in handling and assembling of this component to prevent damage and/or degradation which may be induced by ESD.

#### Figure 4. LGA Package Outline Drawing

# 3.3 Packing Information

| Parameter             | Description                     |
|-----------------------|---------------------------------|
| Part Number           | PAA5160E1-Q                     |
| Package Type          | 16-pin LGA                      |
| Tube Quantity         | 80 pcs                          |
| Packing               | Vacuum Pack                     |
| Inner Box Quantity    | 2000 units                      |
| Shipping Box Quantity | 24,000 units                    |
| Inner box size        | 89 x 540 x 58 mm <sup>3</sup>   |
| Shipping Box size     | 310 x 560 x 270 mm <sup>3</sup> |

#### **Top View**



#### Side View



#### <u>Tube</u>

Material: CLEAR PVC ANTISTATIC COATED Marking: As above and add "MADE IN THAILAND" with ESD logo, PVC recycle logo and "Good" at center of tube. Tolerance: ± 0.15mm unless specify. Units are in mm.

# Figure 5. Tube Dimension



Figure 6. Moisture Barrier Bag



Figure 7. Inner Box

# **P***M***I** PixArt Imaging

PART NO : PAA5160E1-Q



**I**∥**IIII** F1N00\_4\_B

QA :

Figure 8. Inner Box Label



Figure 9. Shipping Box

# **P***M***I** PixArt Imaging

PART NO : PAA5160E1-Q

ZD8E

24000 EA



QA :

QTY :

LOT NO :

Figure 10. Shipping Box Label

# 4.0 Design Reference

# 4.1 General Reference Schematic





Version 0.8 | 15 Sept 2022 | 2A000EN PixArt Imaging Inc. https://www.pixart.com

# 4.2 Recommended PCB Foot Print



Note: Bottom center pad of LGA package must be connected to circuit ground



Figure 12. Recommended PCB Layout in mm [inch]

# 4.3 Chip Assembly Tilt

For optimal performance, there should be minimal tilt to the assembly of the chip on the PCB. The assembly of the chip on the PCB should not be tilted more than 3 degree.

If the tilt angle is larger than 3 degree, the Resolution Variation % will increase significantly over the working range stated in Table 3.

Chip Tilt Angles are defined per below drawings from view A and view B.



# Figure 13 Tilt Definition

Version 0.8 | 15 Sept 2022 | 2A000EN PixArt Imaging Inc. https://www.pixart.com SEE. FEEL. TOUCH

View A

View B

### 4.4 Keep Out Area

A keep out area of 30° angle is recommended to ensure the optical path of the sensor is not blocked.

The 30° angle is from the top of the protective cover of the chip.

For protective cover design, please refer to Protection Cover Design Application Notes.



Figure 14. Side View and Top View of Keep Out Area

### 4.5 Assembly Guide

### 4.5.1 Handling precaution of Moisture Sensitivity During Assembly Processes

This product is classified as moisture sensitivity device at Level 3 (MSL 3). Thus, the following moisture sensitive precaution and handling steps are required during the Assembly processes.

#### Storage Control of Unopened box/ Seal bag

This product is shipped in a vacuum sealed Moisture Barrier bag (MBB) together with desiccant and a moisture indicator card inside.

The shelf life in the unopened sealed bag is 12 months at storage condition of <  $40^{\circ}C/90\%$  relative humidity (RH). It is advised that the vacuum sealed MBB only be opened at the START of assembly process.

#### Control of Opened Seal bag

After the vacuum sealed MBB is opened, the product MUST be subjected to reflow solder and PCB mounting within <u>168 hours</u> of the factory condition < 30°C/60% RH.

#### Control of Un-reflow Units

Any balance of un-reflow units need to be sealed back to the MBB with desiccant at < 5% RH.

The product requires Baking, before mounting, if the following conditions happen:

- Assembly floor life exceeded 168 hours after the sealed MBB is opened.
- Humidity Indicator Card (HIC) is > 10% when read at 23°C ± 5°C.

Recommended Baking condition is  $125^{\circ}C \pm 10^{\circ}C$  for 48 hours. Please refer to IPC/JEDEC J-STD-033 for Baking procedures.

**Note:** The shipping Tube cannot be subjected to high temperature baking. Transfer to an appropriate container for baking.

Version 0.8 | 15 Sept 2022 | 2A000EN PixArt Imaging Inc. https://www.pixart.com SEE. FEEL. TOUCH.

### 4.5.2 Assembly Recommendation

For surface mount the chip and all other components onto PCB:

1. Reflow the entire assembly in a no-wash solder process.

Note: Recommended to generate a stencil for the reflow process.

2. Remove the protective Kapton tape on top of the chip's package, which is meant to protect the cover glass in Figure 4. from contamination.

**Note:** After the Kapton tape is removed, please take note to keep the cover glass (on the top of the chip's package) from contamination.

### 4.5.3 ESD Precaution

This chip is a sensitive device, ESD awareness is mandatory to prevent premature damage during handling.

Below are recommended procedures to prevent electrostatic discharge towards semiconductor devices :

- Equalize potentials of terminals during transportation or storage.
- Equalize the potentials of all electronic devices, work station, and operator's body that may have possible contact with the chip.
- Ensure maintaining an ESD free environment at all times. For example, maintain relative humidity in the work area to around 50%.

#### Operator

- Operators must wear wrist straps in contact with bare skin.
- Wear cotton or anti-static treated materials, clothing and gloves.
- Wear conductive shoes whenever a conductive mat is used.
- Do not touch the pins, hold the body of the chip instead.

#### **Equipment and Tools**

- Any electrical equipment and tool placed on the work bench must be isolated from the work bench's surface, and need to be grounded properly.
- Conductive mat (or conductive material) must be used on work bench's surface. These conductive materials must be grounded with a 1 MΩ resistor.

#### Transportation, Storage and Packing

Use conductive or anti-static shielding bags to store chips.

#### **Soldering Operation**

- Use a soldering iron with a grounding wire.
- During manual soldering operation, the operator must wear wrist straps.
- Do not use the solder removal pump when detaching the chip from PCB. Use solder wick or equivalent tools.

# 4.5.4 IR Reflow Soldering Profile





#### Table 8. Soldering Profile

| Parameter                                      | Specification |
|------------------------------------------------|---------------|
| Max. Rising Slope                              | 0°-3°C/sec    |
| Preheat Duration (150 – 190°C), t <sub>s</sub> | 60 – 120 sec  |
| Time above Reflow (T∟ = 220°C), t              | 30 – 60 sec   |
| Peak Temperature, T <sub>p</sub>               | 230 – 260°C   |

Note: T<sub>L</sub> is the Melting Temperature

# 4.6 Surface Coverage

While the chip can track on a variety of common surfaces such as glossy metal, glossy non-metal and tiles, there are some challenges to track on dark, absorptive and very rough surfaces (highlighted in red below), where tracking performance or working range may be impacted. Refer to below figure for examples of the surfaces mentioned.

| Glossy Metal           | Glossy Non-Metal           | Wood                   | Others                                                 |
|------------------------|----------------------------|------------------------|--------------------------------------------------------|
| Aluminum               | Glossy Gypsum Flooring     | Laminated Wood         | Dark Absorptive Art Paper                              |
| Glossy Stainless Steel | Glossy Grey Vinyl Flooring | Light Brown Wood       | Very Rough Tiles                                       |
| Black Painted Metal    | Dark Granite               | Dark Plywood           | Dark Absoptive Rubber<br>Mat (w or w/o Color<br>Spots) |
|                        | Glossy Photo Paper         | Carpet<br>Black Carpet | Rough Vinyl Flooring<br>(Wood Pattern)                 |
|                        | Green ESD Mat              | Crimson Carpet         | Diffuse A4 Paper                                       |

Version 0.8 | 15 Sept 2022 | 2A000EN

PixArt Imaging Inc. https://www.pixart.com All rights reserved. Any portion in this paper shall not be reproduced, copied, or transformed to any other forms without permission.

# 5.0 Power Management

# 5.1 Power Supply

The chip has a total of three Power Supply input (VDD, VDDIO and VDD\_VCSEL). VDD is the main power supply. VDDIO is the supply for I/O reference voltage. VDD\_VCSEL is the power supply to the VCSEL.

# 5.2 Power Sequence

### 5.2.1 Power On



#### Figure 16. Power-on Sequence Requirement

The appropriate sequence is as below:

- 1. Apply power to VDD and VDDIO in any order, with a maximum of 100ms delay in between each supply. Ensure all supplies are stable.
- 2. Wait for at least 50 ms.
- 3. VDD\_VCSEL power on after both VDD and VDDIO are stable.
- 4. Drive NCS to high state, and then to low state to reset the SPI port.
- 5. SPI bus activity can be executed after waiting a min 120 ns after NCS reset.
- 6. Write 0x5A to Register 0x3A (Power\_Up\_Reset register) or alternatively toggle NRST pin for >20us for hardware reset.

Refer to Section 7.1.2 Performance Optimization Setting to configure the required registers to achieve optimum performance of the chip.

# 5.2.2 Power Off

It is recommended to power off VDD, VDD\_VCSEL and VDDIO at the same time.

 Version 0.8 | 15 Sept 2022 | 2A000EN
 SEE. FEEL. TOUCH

 PixArt Imaging Inc. https://www.pixart.com
 2

# 5.3 Power State

# 5.3.1 State Description

# Table 9. Power State Description

| State    | Description                                                                                                                                                                                                         |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OFF      | No power supply, all the voltage rails and clocks are gated.                                                                                                                                                        |
|          | <ul> <li>Upon powered on, the chip enters Ready state mainly for loading the initial and customized<br/>chip parameter settings. The chip will not be activated until host command is fully executed.</li> </ul>    |
| Run      | <ul> <li>The chip enters Run state upon receiving the host commands to load its required setting. This is the state where the chip executes and deliver the required data according to the host command.</li> </ul> |
| Shutdown | The chip enters this state for power saving purpose upon receiving Shutdown command.                                                                                                                                |

# 5.3.2 State Diagram



Figure 17. State Diagram

# 5.3.3 State Transition

#### Table 10. State Transition

| State               | Control Type                                                                                                                                                                                                                 | Description                                                                                                                                                                                                                                                                                             |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OFF to Run Power up | After power up the chip, the SPI interface will be ready in 50ms. Upon SPI interface is ready, initialize the chip by loading the performance optimization settings (refer to Section 7.1.2 for more details) from the host. |                                                                                                                                                                                                                                                                                                         |
|                     |                                                                                                                                                                                                                              | When initialization is completed, the chip enters Run state automatically.                                                                                                                                                                                                                              |
| Run to<br>Shutdown  | Command                                                                                                                                                                                                                      | Shutdown of the chip can be achieved by Write 0xB6 to register 0x3B<br>(Shutdown) to set the chip to Shutdown state.<br>NCS pin is recommended to be pulled to high state during Shutdown.                                                                                                              |
| Shutdown to<br>Run  | Command                                                                                                                                                                                                                      | To wake up from Shutdown state, write 0x5A to register 0x3A<br>(Power_Up_Reset) through SPI interface. Initialize the chip by loading the<br>initial settings (refer to Section 7.1.2 for more details) from the host. When<br>the chip initialization is completed, it enters Run State automatically. |

# 5.4 Reset and Shutdown State

There are three approaches to trigger chip reset. All previous registers value will be cleared after each reset.

| State of Signal Pins after VDD & VDDIO are valid |              |                |  |  |
|--------------------------------------------------|--------------|----------------|--|--|
| Pin                                              | During Reset | After Reset    |  |  |
| NRST                                             | Functional   | Functional     |  |  |
| NCS                                              | Ignored      | Functional     |  |  |
| MISO                                             | Undefined    | Depends on NCS |  |  |
| SCLK                                             | Ignored      | Depends on NCS |  |  |
| MOSI                                             | Ignored      | Depends on NCS |  |  |
| MOTION                                           | Undefined    | Functional     |  |  |

The table below shows the state of the various pins during Shutdown.

#### Table 12. State of Signal Pins during Shutdown.

| Pin    | Status during Shutdown State |
|--------|------------------------------|
| NRST   | High                         |
| NCS    | High                         |
| MISO   | Hi-Z                         |
| SCLK   | lgnore if NCS = 1            |
| MOSI   | lgnore if NCS = 1            |
| MOTION | High                         |

#### 5.4.1 Power-on Reset

During power-on, the chip performs power-on reset. Refer to Section 2.2 for power supply specification detail to ensure power on reset is successful.

# 5.4.2 Hardware Reset

The NRST pin can be used to perform a complete chip reset. When the NRST pin is asserted, it performs the same function as the Power\_Up\_Reset register. The NRST pin needs to be asserted (held to logic 0) for at least 20µs. The NRST pin cannot be left floating or unconnected.

# 5.4.3 Software Reset

The chip can also be reset by writing value 0x5A to register 0x3A (Power\_Up\_Reset). Upon a software reset being executed, all register settings in Section 7.1.2 must be reloaded according to the selected Option.

Upon a software reset is executed, the host must wait for at least 120ms for next valid motion.

# 5.5 Related Register

| Usage                         | Name           | Bank | Address |
|-------------------------------|----------------|------|---------|
| Enter Shutdown state          | Shutdown       | -    | 0x3B    |
| Exit Shutdown state and reset | Power_Up_Reset | -    | 0x3A    |

# **Revision History**

| Revision<br>Number | Date         | Description     |
|--------------------|--------------|-----------------|
| 0.8                | 15 Sept 2022 | Initial Release |