- 3-State Outputs Drive Bus Lines Directly
- Flow-Through Architecture Optimizes
   PCB Layout
- Center-Pin V<sub>CC</sub> and GND Configurations Minimize High-Speed Switching Noise
- EPIC<sup>™</sup> (Enhanced-Performance Implanted CMOS) 1-µm Process
- 500-mA Typical Latch-Up Immunity at 125°C
- Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, and Standard Plastic 300-mil DIPs (NT)

#### (TOP VIEW) 24 DIR Α1 A2 🛮 23 II B1 A3 🛮 3 22 **B**2 A4 🛮 4 21 **B**3 20 GND 5 Пв4 GND [] 6 19 18 🛮 V<sub>CC</sub> GND 7 GND ∏8 17 🛮 B5 16 🛮 B6 A5 🛮 9 15 B7 A6 🛮 10 14 **B**8 A7 🛛 11

A8L

13 OE

DB. DW. NT. OR PW PACKAGE

### description

This octal bus transceiver is designed for asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements.

The device allows noninverted data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable  $(\overline{OE})$  input can be used to disable the device so that the buses are effectively isolated.

The 74AC11245 is characterized for operation from -40°C to 85°C.

#### **FUNCTION TABLE**

| OUTPUT<br>ENABLE<br>OE | DIRECTION<br>CONTROL<br>DIR | OPERATION       |
|------------------------|-----------------------------|-----------------|
| L                      | L                           | B data to A bus |
| L                      | Н                           | A data to B bus |
| Н                      | Х                           | Isolation       |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated



# logic symbol†



 $<sup>\</sup>ensuremath{^{\dagger}}$  This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# logic diagram (positive logic)





## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                        | 0.5 V to 7 V                                 |
|------------------------------------------------------------------------------|----------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                             | 0.5 V to V <sub>CC</sub> + 0.5 V             |
| Output voltage range, VO (see Note 1)                                        | $-0.5 \text{ V}$ to $V_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                | ±20 mA                                       |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )               | ±50 mA                                       |
| Continuous output current, $I_O(V_O = 0 \text{ to } V_{CC})$                 | ±50 mA                                       |
| Continuous current through V <sub>CC</sub> or GND                            | ±200 mA                                      |
| Maximum power dissipation at $T_A = 55^{\circ}$ C (in still air) (see Note 2 | ): DB package 0.65 W                         |
| •                                                                            | DW package1.7 W                              |
|                                                                              | NT package                                   |
|                                                                              | PW package 0.7 W                             |
| Storage temperature range, T <sub>stq</sub>                                  | –65°C to 150°C                               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150 °C and a board trace length of 750 mils, except for the NT package, which has a trace length of zero.

## recommended operating conditions

|                 |                                    |                         | MIN  | NOM | MAX  | UNIT |
|-----------------|------------------------------------|-------------------------|------|-----|------|------|
| Vcc             | Supply voltage                     |                         | 3    | 5   | 5.5  | V    |
|                 |                                    | V <sub>CC</sub> = 3 V   | 2.1  |     |      |      |
| V <sub>IH</sub> | High-level input voltage           | V <sub>CC</sub> = 4.5 V | 3.15 |     |      | V    |
|                 |                                    | V <sub>CC</sub> = 5.5 V | 3.85 |     |      |      |
|                 |                                    | V <sub>CC</sub> = 3 V   |      |     | 0.9  |      |
| VIL             | Low-level input voltage            | V <sub>CC</sub> = 4.5 V |      |     | 1.35 | V    |
|                 |                                    | V <sub>CC</sub> = 5.5 V |      |     | 1.65 |      |
| VI              | Input voltage                      |                         | 0    |     | VCC  | V    |
| Vo              | Output voltage                     |                         | 0    |     | VCC  | V    |
|                 |                                    | V <sub>CC</sub> = 3 V   |      |     | -4   |      |
| IOH             | High-level output current          | V <sub>CC</sub> = 4.5 V |      |     | -24  | mA   |
|                 |                                    | V <sub>CC</sub> = 5.5 V |      |     | -24  |      |
|                 |                                    | V <sub>CC</sub> = 3 V   |      |     | 12   |      |
| lOL             | Low-level output current           | V <sub>CC</sub> = 4.5 V |      |     | 24   | mA   |
|                 |                                    | V <sub>CC</sub> = 5.5 V |      |     | 24   |      |
| Δt/Δν           | Input transition rise or fall rate |                         | 0    |     | 10   | ns/V |
| TA              | Operating free-air temperature     |                         | -40  |     | 85   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                     |       | T,   | Δ = 25°C |      | MIN    | MAV  | UNIT |
|-----------------|-------------------------------------|-------|------|----------|------|--------|------|------|
| PARAMETER       | TEST CONDITIONS                     | VCC   | MIN  | TYP      | MAX  | IVIIIV | MAX  | UNII |
|                 |                                     | 3 V   | 2.9  |          |      | 2.9    |      |      |
|                 | I <sub>OH</sub> = -50 μA            | 4.5 V | 4.4  |          |      | 4.4    |      |      |
|                 |                                     | 5.5 V | 5.4  |          |      | 5.4    |      |      |
| VOH             | $I_{OH} = -4 \text{ mA}$            | 3 V   | 2.58 |          |      | 2.48   |      | V    |
|                 | 10.1 - 24 mA                        | 4.5 V | 3.94 |          |      | 3.8    |      |      |
|                 | IOH = -24  mA                       | 5.5 V | 4.94 |          |      | 4.8    |      |      |
|                 | $I_{OH} = -75 \text{ mA}^{\dagger}$ | 5.5 V |      |          |      | 3.85   |      |      |
|                 |                                     | 3 V   |      |          | 0.1  |        | 0.1  |      |
|                 | I <sub>OL</sub> = 50 μA             | 4.5 V |      |          | 0.1  |        | 0.1  | ٧    |
|                 |                                     | 5.5 V |      |          | 0.1  |        | 0.1  |      |
| V <sub>OL</sub> | I <sub>OL</sub> = 12 mA             | 3 V   |      |          | 0.36 |        | 0.44 |      |
|                 | le. 24 mA                           | 4.5 V |      |          | 0.36 |        | 0.44 |      |
|                 | I <sub>OL</sub> = 24 mA             | 5.5 V |      |          | 0.36 |        | 0.44 |      |
|                 | $I_{OL} = 75 \text{ mA}^{\dagger}$  | 5.5 V |      |          |      |        | 1.65 |      |
| A or B ports‡   | Vo. Vo. or CND                      | 5.5 V |      |          | ±0.5 |        | ±5   | ^    |
| OE or DIR       | VO = VCC or GND                     | 0.5 V |      |          | ±0.1 |        | ±1   | μΑ   |
| Icc             | $V_I = V_{CC}$ or GND, $I_O = 0$    | 5.5 V |      |          | 8    |        | 80   | μΑ   |
| Ci              | $V_I = V_{CC}$ or GND               | 5 V   |      | 4        |      |        |      | pF   |
| C <sub>iO</sub> | $V_O = V_{CC}$ or GND               | 5 V   |      | 12       |      |        |      | pF   |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | то       | T,  | 4 = 25°C | ;    | MIN    | MAX   | UNIT |
|------------------|---------|----------|-----|----------|------|--------|-------|------|
| PARAMETER        | (INPUT) | (OUTPUT) | MIN | TYP      | MAX  | IVIIIV | IVIAA | UNIT |
| t <sub>PLH</sub> | A or B  | B or A   | 1.5 | 6.5      | 11.2 | 1.5    | 12.5  | ne   |
| <sup>t</sup> PHL | AUID    | D OI A   | 1.5 | 5.7      | 8.5  | 1.5    | 9.7   | ns   |
| <sup>t</sup> PZH | ŌĒ      | B or A   | 1.5 | 8.6      | 14.2 | 1.5    | 15.9  | no   |
| t <sub>PZL</sub> | ÜE      | D OI A   | 1.5 | 8.2      | 11.5 | 1.5    | 12.7  | ns   |
| <sup>t</sup> PHZ | ŌĒ      | B or A   | 1.5 | 7.7      | 10.5 | 1.5    | 11.3  | 200  |
| <sup>t</sup> PLZ | OE .    | B OI A   | 1.5 | 8.5      | 12   | 1.5    | 13    | ns   |

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM          | то       | T,  | 4 = 25°C | ;    | MIN    | MAX   | UNIT |
|------------------|---------------|----------|-----|----------|------|--------|-------|------|
| PARAMETER        | (INPUT)       | (OUTPUT) | MIN | TYP      | MAX  | IVIIIN | IVIAA |      |
| <sup>t</sup> PLH | A or B        | B or A   | 1.5 | 4.8      | 8.5  | 1.5    | 9.5   | ns   |
| <sup>t</sup> PHL | AOIB          | BULK     | 1.5 | 4.1      | 6.3  | 1.5    | 6.9   | 115  |
| <sup>t</sup> PZH | <del>OE</del> | B or A   | 1.5 | 6.2      | 10.2 | 1.5    | 11.4  | nc   |
| t <sub>PZL</sub> | OE .          | D OI A   | 1.5 | 5.9      | 8.6  | 1.5    | 9.5   | ns   |
| <sup>t</sup> PHZ | <del>OE</del> | B or A   | 1.5 | 6.4      | 8.8  | 1.5    | 9.5   | 20   |
| t <sub>PLZ</sub> |               | D OI A   | 1.5 | 7        | 9.6  | 1.5    | 10.4  | ns   |



<sup>‡</sup> For I/O ports, the parameter IO7 includes the input leakage current.

## operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

|                                                               | PARAMETER                                     | TEST CO          | TYP         | UNIT      |     |
|---------------------------------------------------------------|-----------------------------------------------|------------------|-------------|-----------|-----|
| C <sub>pd</sub> Power dissipation capacitance per transceiver | Outputs enabled                               | $C_1 = 50 pF$    | f = 1 MHz   | 64        | nE. |
|                                                               | rower dissipation capacitance per transceiver | Outputs disabled | CL = 50 pr, | t = 1 MHz | 16  |

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_Q = 50 \Omega$ ,  $t_f = 3 \text{ ns}$ ,  $t_f = 3 \text{ ns}$ .
- D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms

#### PACKAGE OPTION ADDENDUM

www.ti.com 11-Nov-2009

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| 74AC11245DBLE    | OBSOLETE              | SSOP            | DB                 | 24   |                | TBD                        | Call TI          | Call TI                      |
| 74AC11245DBR     | OBSOLETE              | SSOP            | DB                 | 24   |                | TBD                        | Call TI          | Call TI                      |
| 74AC11245DW      | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11245DWE4    | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11245DWG4    | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11245DWR     | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11245DWRE4   | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11245DWRG4   | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11245NT      | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| 74AC11245NTE4    | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| 74AC11245PWLE    | OBSOLETE              | TSSOP           | PW                 | 24   | •              | TBD                        | Call TI          | Call TI                      |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 29-Jul-2009

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74AC11245DWR | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 29-Jul-2009



|   | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | 74AC11245DWR | SOIC         | DW              | 24   | 2000 | 346.0       | 346.0      | 41.0        |

## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

## PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

# NT (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

24 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

The 28 pin end lead shoulder width is a vendor option, either half or full width.



# DW (R-PDSO-G24)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.





## PACKAGE OPTION ADDENDUM

17-Mar-2017

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|----|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| 74AC11245DW      | ACTIVE | SOIC         | DW                 | 24 | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AC11245              | Samples |
| 74AC11245DWG4    | ACTIVE | SOIC         | DW                 | 24 | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AC11245              | Samples |
| 74AC11245DWR     | ACTIVE | SOIC         | DW                 | 24 | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AC11245              | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

17-Mar-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



## TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |



| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74AC11245DWR | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

www.ti.com 14-Jul-2012



|   | Device       | Package Type | Package Drawing | cage Drawing Pins |      | Length (mm) | Width (mm) | Height (mm) |  |
|---|--------------|--------------|-----------------|-------------------|------|-------------|------------|-------------|--|
| I | 74AC11245DWR | SOIC         | DW              | 24                | 2000 | 367.0       | 367.0      | 45.0        |  |

DW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.

