SCAS013C - AUGUST 1987 - REVISED APRIL 1996

| Inputs Are TTL-Voltage Compatible     Contex Dir V and CND Configurations                                    | D, N, OR PW PACKAGE<br>(TOP VIEW) |
|--------------------------------------------------------------------------------------------------------------|-----------------------------------|
| <ul> <li>Center-Pin V<sub>CC</sub> and GND Configurations<br/>Minimize High-Speed Switching Noise</li> </ul> |                                   |
| ● EPIC <sup>™</sup> (Enhanced-Performance Implanted                                                          | 1Y 🛛 2 15 🗍 2A                    |
| CMOS) 1-μm Process                                                                                           | 2Y 🚺 3 14 🛛 2B                    |
| 500-mA Typical Latch-Up Immunity                                                                             | GND [] 4 13 ]] V <sub>CC</sub>    |
| at 125°C                                                                                                     | GND [] 5 12 ] V <sub>CC</sub>     |
| <ul> <li>Package Options Include Plastic</li> </ul>                                                          | 3Y 🛛 6 🛛 11 🗍 3A                  |
| Small-Outline (D), Plastic Thin Shrink                                                                       | 4Y 🛛 7 10 🗋 3B                    |
| Small-Outline (PW), and Standard Plastic                                                                     | 4B 🛛 8 9 🗍 4A                     |
| 300-mil DIPs (N) Packages                                                                                    |                                   |

### description

The 74ACT11008 contains four independent 2-input AND gates. It performs the Boolean function  $Y = A \cdot B$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

The 74ACT11008 is characterized for operation from -40°C to 85°C.

| F   | FUNCTION TABLE<br>(each gate) |        |  |  |  |  |  |  |  |
|-----|-------------------------------|--------|--|--|--|--|--|--|--|
| INP | UTS                           | OUTPUT |  |  |  |  |  |  |  |
| Α   | В                             | Y      |  |  |  |  |  |  |  |
| Н   | Н                             | Н      |  |  |  |  |  |  |  |
| L   | х                             | L      |  |  |  |  |  |  |  |
| Х   | L                             | L      |  |  |  |  |  |  |  |

logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### logic diagram (positive logic)





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1996, Texas Instruments Incorporated

### SCAS013C - AUGUST 1987 - REVISED APRIL 1996

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub><br>Input voltage range, V <sub>I</sub> (see Note 1)<br>Output voltage range, V <sub>O</sub> (see Note 1) | -0.5 V to V <sub>CC</sub> + 0.5 V |
|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> )                                                 | ±20 mA                            |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> )                                                       | ±50 mA                            |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                                                                                  | ±50 mA                            |
| Continuous current through V <sub>CC</sub> or GND                                                                                              | ±100 mA                           |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2): D package                                                        | 1.3 W                             |
| N package                                                                                                                                      | 1.1 W                             |
| PW package                                                                                                                                     | 0.5 W                             |
| Storage temperature range, T <sub>stg</sub>                                                                                                    | −65°C to 150°C                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils, except for the N package, which has a trace length of zero.

### recommended operating conditions

|                     |                                    | MIN | MAX | UNIT |
|---------------------|------------------------------------|-----|-----|------|
| VCC                 | Supply voltage                     | 4.5 | 5.5 | V    |
| VIH                 | High-level input voltage           | 2   |     | V    |
| VIL                 | Low-level input voltage            |     | 0.8 | V    |
| VI                  | Input voltage                      | 0   | VCC | V    |
| VO                  | Output voltage                     | 0   | VCC | V    |
| ЮН                  | High-level output current          |     | -24 | mA   |
| IOL                 | Low-level output current           |     | 24  | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | 0   | 10  | ns/V |
| Т <sub>А</sub>      | Operating free-air temperature     | -40 | 85  | °C   |



SCAS013C - AUGUST 1987 - REVISED APRIL 1996

| PARAMETER                    | TEST CONDITIONS                                               | Vaa   | Τį   | Δ = 25°C | ;    | MIN | МАХ  | UNIT |
|------------------------------|---------------------------------------------------------------|-------|------|----------|------|-----|------|------|
| PARAMETER                    | TEST CONDITIONS                                               | Vcc   | MIN  | TYP      | MAX  |     |      | UNIT |
|                              |                                                               | 4.5 V | 4.4  |          |      | 4.4 |      |      |
| Vari                         | I <sub>OH</sub> = -50 μA                                      | 5.5 V | 5.4  |          |      | 5.4 |      | V    |
| VOH                          | 1011 - 24 mA                                                  | 4.5 V | 3.94 |          |      | 3.7 |      | v    |
|                              | I <sub>OH</sub> = -24 mA                                      | 5.5 V | 4.94 |          |      | 4.7 |      |      |
|                              |                                                               | 4.5 V |      |          | 0.1  |     | 0.1  |      |
| Va                           | I <sub>OL</sub> = 50 μA                                       | 5.5 V |      |          | 0.1  |     | 0.1  | V    |
| V <sub>OL</sub>              | I <sub>OL</sub> = 24 mA                                       | 4.5 V |      |          | 0.36 |     | 0.44 |      |
|                              | IOL = 24 IIIA                                                 | 5.5 V |      |          | 0.36 |     | 0.44 |      |
| <sup>I</sup> OH <sup>†</sup> | V <sub>O</sub> = 3.85 V                                       | 5.5 V |      |          |      | -75 |      | mA   |
| IOL <sup>†</sup>             | V <sub>O</sub> = 1.65 V                                       | 5.5 V |      |          |      | 75  |      | mA   |
| lj                           | $V_I = V_{CC}$ or GND                                         | 5.5 V |      |          | ±0.1 |     | ±1   | μA   |
| ICC                          | $V_{I} = V_{CC} \text{ or } GND, \qquad I_{O} = 0$            | 5.5 V |      |          | 4    |     | 40   | μA   |
| ΔICC <sup>‡</sup>            | One input at 3.4 V,<br>Other inputs at GND or V <sub>CC</sub> | 5.5 V |      |          | 0.9  |     | 1    | mA   |
| Ci                           | $V_I = V_{CC}$ or GND                                         | 5 V   |      | 3.5      |      |     |      | pF   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 1 second.

<sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 or V<sub>CC</sub>.

# switching characteristics over recommended ranges of supply voltage and free-air temperature (unless otherwise noted) (see Figure 1)

| DADAMETED        | FROM    | то       | Т   | <b>₄ = 25°C</b> | ;   | MIN | мах | UNIT |
|------------------|---------|----------|-----|-----------------|-----|-----|-----|------|
| PARAMETER        | (INPUT) | (OUTPUT) | MIN | TYP             | MAX |     |     | UNIT |
| <sup>t</sup> PLH | A or B  | V        | 1.5 | 5.8             | 8   | 1.5 | 9   |      |
| <sup>t</sup> PHL | AUID    | T        | 1.5 | 5.2             | 7.7 | 1.5 | 8.2 | ns   |

### operating characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

| PARAMETER                                              | TEST CONDITIONS                                 | TYP | UNIT |
|--------------------------------------------------------|-------------------------------------------------|-----|------|
| C <sub>pd</sub> Power dissipation capacitance per gate | $C_L = 50 \text{ pF}, \qquad f = 1 \text{ MHz}$ | 29  | pF   |



SCAS013C - AUGUST 1987 - REVISED APRIL 1996

#### Input From Output 1.5 V 1.5 V (see Note B) **Under Test** <sup>t</sup>PLH $C_L = 50 \text{ pF}$ **500** Ω > (see Note A)





### LOAD CIRCUIT

### **VOLTAGE WAVEFORMS**

3 V

- NOTES: A.  $C_{\mbox{L}}$  includes probe and jig capacitance.
  - B. Input pulses are supplied by generators having the following characteristics:  $PRR \le 1$  MHz,  $Z_O = 50 \Omega$ ,  $t_f = 3$  ns,  $t_f = 3$  ns.
  - C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms





## **PACKAGING INFORMATION**

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2)            | Lead/Ball Finish<br>(6) | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|----------------------------|-------------------------|--------------------|--------------|-------------------------|---------|
| 74ACT11008D      | ACTIVE        | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | ACT11008                | Samples |
| 74ACT11008DR     | ACTIVE        | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | ACT11008                | Samples |
| 74ACT11008DRG4   | ACTIVE        | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | ACT11008                | Samples |
| 74ACT11008N      | ACTIVE        | PDIP         | Ν                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU               | N / A for Pkg Type | -40 to 85    | 74ACT11008N             | Samples |
| 74ACT11008PW     | ACTIVE        | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU               | Level-1-260C-UNLIM | -40 to 85    | AT008                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



www.ti.com

## PACKAGE OPTION ADDENDUM

17-Mar-2017

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| 74ACT11008DR                | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

23-Jul-2010



\*All dimensions are nominal

| Device       | Package Type | ackage Type Package Drawing Pins |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|----------------------------------|----|------|-------------|------------|-------------|
| 74ACT11008DR | SOIC         | D                                | 16 | 2500 | 333.2       | 345.9      | 28.6        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/E 08/12

## D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) –16x0,55 -14x1,27 -14x1,27 16x1,50 5,40 5.40 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 .55 Example 1. Solder Mask Opening (See Note E) -0,07 All Around

NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.

