# 74ACT11139 DUAL 2-LINE TO 4-LINE DECODER/DEMULTIPLEXER

SCAS175A - SEPTEMBER 1991 - REVISED APRIL 1996

- Inputs Are TTL-Voltage Compatible
- Designed Specifically for High-Speed Memory Decoders and Data Transmission Systems
- Incorporates Two Enable Inputs to Simplify Cascading and/or Data Reception
- Fully Synchronous Operation for Counting
- Center-Pin V<sub>CC</sub> and GND Configurations Minimize High-Speed Switching Noise
- EPIC ™ (Enhanced-Performance Implanted CMOS) 1-µm Process
- 500-mA Typical Latch-Up Immunity at 125°C
- Package Options Include Plastic Small-Outline (D) and Thin Shrink Small-Outline (PW) Packages, and Standard Plastic 300-mil DIPs (N)

#### (TOP VIEW) 16 1Y0 1Y2 🛮 2 15 1 1A 1Y3 🛮 3 14**∏** 1B 13 1 1 G GND II 4 12 V<sub>C</sub>C 2Y0 [ 5 11 2 G 2Y1 **6** 2Y2 7 10 2A 9 **∏** 2B 2Y3 **∏** 8

D, N, OR PW PACKAGE

#### description

The 74ACT11139 is designed for use in high-performance memory-decoding or data-routing applications that require very short propagation delay times. In high-performance memory systems, this decoder is used to minimize the effects of system decoding.

The 74ACT11139 is composed of two individual 2-line to 4-line decoders in a single package. The active-low enables  $(1\overline{G} \text{ or } 2\overline{G})$  can be used as data lines in demultiplexing applications. This decoder/demultiplexer features fully buffered inputs, each of which represents only one normalized load to its driving circuit.

The 74ACT11139 is characterized for operation from -40°C to 85°C.

#### **FUNCTION TABLE**

| I | NPUT | 3 |    | OUTPUTS |    |    |  |  |  |  |
|---|------|---|----|---------|----|----|--|--|--|--|
| G | В    | Α | Y0 | Y1      | Y2 | Y3 |  |  |  |  |
| Н | Χ    | Х | Н  | Н       | Н  | Н  |  |  |  |  |
| L | L    | L | L  | Н       | Н  | Н  |  |  |  |  |
| L | L    | Н | Н  | L       | Н  | Н  |  |  |  |  |
| L | Н    | L | Н  | Н       | L  | Н  |  |  |  |  |
| L | Н    | Н | Н  | Н       | Н  | L  |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated



## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)





# 74ACT11139 DUAL 2-LINE TO 4-LINE DECODER/DEMULTIPLEXER

SCAS175A - SEPTEMBER 1991 - REVISED APRIL 1996

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                         |                                            |
|-----------------------------------------------------------------------------------------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1                                               | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V  |
| Output voltage range, V <sub>O</sub> (see Note 1)                                             | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                                 | ±20 mA                                     |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> | ±50 mA                                     |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                    | ±50 mA                                     |
| Continuous current through V <sub>CC</sub> or GND                                             | ±200 mA                                    |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2): D package .     | 1.3 W                                      |
| N package .                                                                                   | 1.1 W                                      |
| PW package                                                                                    | 0.5 W                                      |
| Storage temperature range, T <sub>stq</sub>                                                   | –65°C to 150°C                             |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### recommended operating conditions (see Note 3)

|          |                                    | MIN | NOM | MAX | UNIT |
|----------|------------------------------------|-----|-----|-----|------|
| VCC      | Supply voltage                     | 4.5 | 5   | 5.5 | V    |
| $V_{IH}$ | High-level input voltage           | 2   |     |     | V    |
| VIL      | Low-level input voltage            |     |     | 0.8 | V    |
| VI       | Input voltage                      | 0   |     | VCC | V    |
| VO       | Output voltage                     | 0   |     | VCC | V    |
| IOH      | High-level output current          |     |     | -24 | mA   |
| loL      | Low-level output current           |     |     | 24  | mA   |
| Δt/Δν    | Input transition rise or fall rate | 0   |     | 10  | ns/V |
| TA       | Operating free-air temperature     | -40 |     | 85  | °C   |

NOTE 3: Unused or floating inputs must be held high or low.

<sup>2.</sup> The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils, except for the N package, which has a trace length of zero.

# 74ACT11139 DUAL 2-LINE TO 4-LINE DECODER/DEMULTIPLEXER

SCAS175A - SEPTEMBER 1991 - REVISED APRIL 1996

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| 24244555           | TEGT CONDITIONS                                            | .,    | T,   | Δ = 25°C | ;    |      |      |      |
|--------------------|------------------------------------------------------------|-------|------|----------|------|------|------|------|
| PARAMETER          | TEST CONDITIONS                                            | VCC   | MIN  | TYP      | MAX  | MIN  | MAX  | UNIT |
|                    | I 50 A                                                     | 4.5 V | 4.4  |          |      | 4.4  |      |      |
|                    | I <sub>OH</sub> = -50 μA                                   | 5.5 V | 5.4  |          |      | 5.4  |      |      |
| Voн                | 04.004                                                     | 4.5 V | 3.94 |          |      | 3.8  |      | V    |
|                    | I <sub>OH</sub> = -24 mA                                   | 5.5 V | 4.94 |          |      | 4.8  |      |      |
|                    | $I_{OH} = -75 \text{ mA}^{\dagger}$                        | 5.5 V |      |          |      | 3.85 |      |      |
|                    | - FO A                                                     | 4.5 V |      |          | 0.1  |      | 0.1  |      |
|                    | I <sub>OL</sub> = 50 μA                                    | 5.5 V |      |          | 0.1  |      | 0.1  |      |
| VOL                |                                                            | 4.5 V |      |          | 0.36 |      | 0.44 | V    |
|                    | I <sub>OL</sub> = 24 mA                                    | 5.5 V |      |          | 0.36 |      | 0.44 |      |
|                    | I <sub>OL</sub> = 75 mA <sup>†</sup>                       | 5.5 V |      |          |      |      | 1.65 |      |
| lį                 | $V_I = V_{CC}$ or GND                                      | 5.5 V |      |          | ±0.1 |      | ±1   | μΑ   |
| ICC                | $V_I = V_{CC}$ or GND, $I_O = 0$                           | 5.5 V |      |          | 8    |      | 80   | μΑ   |
| Δl <sub>CC</sub> ‡ | One input at 3.4 V, Other inputs at V <sub>CC</sub> or GND | 5.5 V |      |          | 0.9  |      | 1    | mA   |
| C <sub>i</sub>     | $V_I = V_{CC}$ or GND                                      | 5 V   |      | 3.5      |      |      |      | pF   |

Thot more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| 242445752        | FROM    | то       | T,  | Δ = 25°C | ;   |     | MAX |      |
|------------------|---------|----------|-----|----------|-----|-----|-----|------|
| PARAMETER        | (INPUT) | (OUTPUT) | MIN | TYP      | MAX | MIN |     | UNIT |
| <sup>t</sup> PLH | A or B  | .,       | 1.7 | 5.7      | 7.8 | 1.7 | 8.5 |      |
| t <sub>PHL</sub> |         | Y        | 2.1 | 5.5      | 7.4 | 2.1 | 8.5 | ns   |
| t <sub>PLH</sub> | -       | V        | 2.7 | 5.3      | 7.2 | 2.7 | 7.9 |      |
| t <sub>PHL</sub> | G       | Y        | 1.8 | 4.3      | 6.7 | 1.8 | 7.5 | ns   |

## operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

|                 | PARAMETER                     | TEST CO         | NDITIONS  | TYP | UNIT |
|-----------------|-------------------------------|-----------------|-----------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | $C_L = 50 pF$ , | f = 1 MHz | 47  | pF   |

<sup>&</sup>lt;sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

SCAS175A - SEPTEMBER 1991 - REVISED APRIL 1996

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_f = 3 \text{ ns}$ ,  $t_f = 3 \text{ ns}$ .
- C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



### PACKAGE OPTION ADDENDUM

17-Mar-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| 74ACT11139D      | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ACT11139             | Samples |
| 74ACT11139PWR    | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | AT139                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

17-Mar-2017

| n no event shall TI's liability arising out of such inform | ation exceed the total purchase price of the TI part(s) at issue | in this document sold by TI to Customer on an annual basis. |
|------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------|
|                                                            |                                                                  |                                                             |

## PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jan-2013

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74ACT11139PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 26-Jan-2013



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74ACT11139PWR | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

## D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

