| 74ACT11374                                   |
|----------------------------------------------|
| <b>OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP</b> |
| WITH 3-STATE OUTPUTS                         |

SCAS217A - JULY 1987 - REVISED APRIL 1996

|                                                                                                           | BONGETTIN BOET 1301 TRES                                |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| <ul> <li>Eight D-Type Flip-Flops in a Single Package</li> <li>3-State Bus Driving True Outputs</li> </ul> | DB, DW, OR NT PACKAGE<br>(TOP VIEW)                     |
| Full Parallel Access for Loading                                                                          |                                                         |
| Inputs Are TTL-Voltage Compatible                                                                         | 2Q 2 23 1D                                              |
| Flow-Through Architecture Optimizes                                                                       | 3Q [] 3 22 ] 2D                                         |
| PCB Layout                                                                                                |                                                         |
| <ul> <li>Center-Pin V<sub>CC</sub> and GND Configurations</li> </ul>                                      | GND [] 5   20 [] 4D<br>GND [] 6   19 [] V <sub>CC</sub> |
| Minimize High-Speed Switching Noise                                                                       | GND [] 7 18 [] V <sub>CC</sub>                          |
| EPIC <sup>™</sup> (Enhanced-Performance Implanted                                                         | GND 8 17 5D                                             |
| CMOS) 1-µm Process                                                                                        | 5Q 🛛 9 16 🗍 6D                                          |
| <ul> <li>500-mA Typical Latch-Up Immunity at<br/>10500</li> </ul>                                         | 6Q [] 10 15 [] 7D                                       |
| 125°C                                                                                                     | 7Q 11 14 8D                                             |
| Package Options Include Plastic     Small Qualities (DW) and Shrink                                       | 8Q [ 12 13] CLK                                         |
| Small-Outline (DW) and Shrink Small-Outline (DB) Packages, and Standard                                   |                                                         |
| Siliali-Outilie (DD) Fachages, alla Stallada                                                              |                                                         |

description

Plastic 300-mil DIPs (NT)

This 8-bit flip-flop features 3-state outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight flip-flops of the 74ACT11374 are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.

An output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance third state provides the capability to drive bus lines in a bus-organized system without need for interface or pullup components.

OE does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

The 74ACT11374 is characterized for operation from –40°C to 85°C.

|    |              | CTION 1<br>ch flip-1 |                                                         |
|----|--------------|----------------------|---------------------------------------------------------|
|    | INPUTS       | OUTPUT               |                                                         |
| OE | CLK          | D                    | Q                                                       |
| L  | $\uparrow$   | Н                    | н                                                       |
| L  | $\uparrow$   | L                    | L                                                       |
| L  | L            | Х                    | Q <sub>0</sub>                                          |
| L  | Н            | Х                    | Q <sub>0</sub>                                          |
| L  | $\downarrow$ | Х                    | Q <sub>0</sub><br>Q <sub>0</sub><br>Q <sub>0</sub><br>Z |
| н  | Х            | Х                    | Z                                                       |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1996, Texas Instruments Incorporated

#### 74ACT11374 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCAS217A – JULY 1987 – REVISED APRIL 1996

logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)





# 74ACT11374 **OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP** WITH 3-STATE OUTPUTS SCAS217A – JULY 1987 – REVISED APRIL 1996

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, $V_{CC}$<br>Input voltage range, $V_I$ (see Note 1)<br>Output voltage range, $V_O$ (see Note 1)<br>Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )<br>Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )<br>Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )<br>Continuous current through $V_{CC}$ or GND<br>Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2) | -0.5 V to V <sub>CC</sub> + 0.5 V<br>-0.5 V to V <sub>CC</sub> + 0.5 V<br>±20 mA<br>±50 mA<br>±50 mA<br> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Storage temperature range, T <sub>stg</sub>                                                                                                                                                                                                                                                                                                                                                                                                          | –65°C to 150°C                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                          |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils, except for the NT package, which has a trace length of zero.

#### recommended operating conditions

|                     |                                    | MIN | MAX | UNIT |
|---------------------|------------------------------------|-----|-----|------|
| VCC                 | Supply voltage                     | 4.5 | 5.5 | V    |
| VIH                 | High-level input voltage           | 2   |     | V    |
| VIL                 | Low-level input voltage            |     | 0.8 | V    |
| VI                  | Input voltage                      | 0   | VCC | V    |
| VO                  | Output voltage                     | 0   | VCC | V    |
| ЮН                  | High-level output current          |     | -24 | mA   |
| IOL                 | Low-level output current           |     | 24  | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | 0   | 10  | ns/V |
| ТА                  | Operating free-air temperature     | -40 | 85  | °C   |



# 74ACT11374 **OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP** WITH 3-STATE OUTPUTS

SCAS217A - JULY 1987 - REVISED APRIL 1996

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER          | TEST CONDITIONS                                            | Vaa   | T    | <b>Δ</b> = 25°C | ;    | MIN    | МАХ  | UNIT |
|--------------------|------------------------------------------------------------|-------|------|-----------------|------|--------|------|------|
| PARAMETER          | TEST CONDITIONS                                            | Vcc   | MIN  | TYP             | MAX  | IVIIIN | WAX  | UNIT |
|                    | I <sub>OH</sub> = -50 μA                                   | 4.5 V | 4.4  |                 |      | 4.4    |      |      |
|                    | 10H = -20 ft/k                                             | 5.5 V | 5.4  |                 |      | 5.4    |      |      |
| VOH                | I <sub>OH</sub> = -24 mA                                   | 4.5 V | 3.94 |                 |      | 3.8    |      | V    |
|                    | 10H = -24 IIIA                                             | 5.5 V | 4.94 |                 |      | 4.8    |      |      |
|                    | $I_{OH} = -75 \text{ mA}^{\dagger}$                        | 5.5 V |      |                 |      | 3.85   |      |      |
|                    | I <sub>OL</sub> = 50 μA                                    | 4.5 V |      |                 | 0.1  |        | 0.1  |      |
|                    | $IOL = 50 \mu A$                                           | 5.5 V |      |                 | 0.1  |        | 0.1  |      |
| VOL                | I <sub>OL</sub> = 24 mA                                    | 4.5 V |      |                 | 0.36 |        | 0.44 | V    |
|                    |                                                            | 5.5 V |      |                 | 0.36 |        | 0.44 |      |
|                    | $I_{OL} = 75 \text{ mA}^{\dagger}$                         | 5.5 V |      |                 |      |        | 1.65 |      |
| I <sub>OZ</sub>    | $V_{O} = V_{CC}$ or GND                                    | 5.5 V |      |                 | ±0.5 |        | ±5   | μΑ   |
| lj                 | $V_{I} = V_{CC}$ or GND                                    | 5.5 V |      |                 | ±0.1 |        | ±1   | μΑ   |
| ICC                | $V_{I} = V_{CC} \text{ or } GND, \qquad I_{O} = 0$         | 5.5 V |      |                 | 8    |        | 80   | μΑ   |
| ∆I <sub>CC</sub> ‡ | One input at 3.4 V, Other inputs at GND or $V_{\mbox{CC}}$ | 5.5 V |      |                 | 0.9  |        | 1    | mA   |
| Ci                 | $V_{I} = V_{CC} \text{ or } GND$                           | 5 V   |      | 4               |      |        |      | pF   |
| Co                 | $V_{O} = V_{CC}$ or GND                                    | 5 V   |      | 10              |      |        |      | pF   |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

<sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>.

#### timing requirements over recommended ranges of supply voltages and operating free-air temperature (unless otherwise noted) (see Figure 1)

|                 |                                          | T <sub>A</sub> = 25°C               |     | MIN | MAX   | UNIT |
|-----------------|------------------------------------------|-------------------------------------|-----|-----|-------|------|
|                 |                                          | MIN         M           0         9 | MAX |     | IVIAA | UNIT |
| fclock          | Clock frequency                          | 0                                   | 55  | 0   | 55    | MHz  |
| tw              | Pulse duration, CLK low or CLK high      | 9                                   |     | 9   |       | ns   |
| t <sub>su</sub> | Setup time, data before CLK <sup>↑</sup> | 3                                   |     | 3   |       | ns   |
| t <sub>h</sub>  | Hold time, data after CLK <sup>↑</sup>   | 5.5                                 |     | 5.5 |       | ns   |

switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM    | ТО       | Т   | <b>₄ = 25°C</b> | ;    | MIN | MAX  | UNIT |
|------------------|---------|----------|-----|-----------------|------|-----|------|------|
| FARAMETER        | (INPUT) | (OUTPUT) | MIN | TYP             | MAX  |     | WIAA | UNIT |
| fmax             |         |          | 55  | 70              |      | 55  |      | MHz  |
| <sup>t</sup> PLH | CLK     | Any Q    | 1.5 | 8.5             | 10.7 | 1.5 | 12.4 |      |
| <sup>t</sup> PHL | OLK     | Ally Q   | 1.5 | 8.5             | 11.3 | 1.5 | 13   | ns   |
| <sup>t</sup> PZH | ŌĒ      | Any Q    | 1.5 | 7.5             | 11   | 1.5 | 12.3 | ns   |
| <sup>t</sup> PZL | UE      | Ally Q   | 1.5 | 7.5             | 11   | 1.5 | 12.3 | 115  |
| <sup>t</sup> PHZ | ŌĒ      | Any Q    | 1.5 | 11              | 12.7 | 1.5 | 13.2 | ns   |
| <sup>t</sup> PLZ | UE      | Ally Q   | 1.5 | 8               | 10   | 1.5 | 10.8 | 115  |



## 74ACT11374 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

SCAS217A - JULY 1987 - REVISED APRIL 1996

## operating characteristics, $V_{CC} = 5 V$ , $T_A = 25^{\circ}C$

|     | PARAMETER                                                   | TEST CO          | TYP                     | UNIT      |     |    |
|-----|-------------------------------------------------------------|------------------|-------------------------|-----------|-----|----|
|     | C <sub>pd</sub> Power dissipation capacitance per flip-flop | Outputs enabled  |                         |           | 107 | ъE |
| Cpd |                                                             | Outputs disabled | C <sub>L</sub> = 50 pF, | f = 1 MHz | 96  | рF |



- NOTES: A. C<sub>L</sub> includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> = 3 ns, t<sub>f</sub> = 3 ns.
  - D. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



www.ti.com

### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| 74ACT11374DBLE   | OBSOLETE              | SSOP            | DB                 | 24   |                | TBD                        | Call TI          | Call TI                      |
| 74ACT11374DW     | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11374DWE4   | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11374DWG4   | ACTIVE                | SOIC            | DW                 | 24   | 25             | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11374DWR    | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11374DWRE4  | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11374DWRG4  | ACTIVE                | SOIC            | DW                 | 24   | 2000           | Green (RoHS & no Sb/Br)    | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11374NT     | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |
| 74ACT11374NTE4   | ACTIVE                | PDIP            | NT                 | 24   | 15             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD**: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered

at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 1 | All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|---|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|   | Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ľ | 74ACT11374DWR              | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

29-Jul-2009



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74ACT11374DWR | SOIC         | DW              | 24   | 2000 | 346.0       | 346.0      | 41.0        |

# **MECHANICAL DATA**

MSSO002E - JANUARY 1995 - REVISED DECEMBER 2001

## DB (R-PDSO-G\*\*)

PLASTIC SMALL-OUTLINE

28 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-150



NT (R-PDIP-T\*\*) 24 pins shown

PLASTIC DUAL-IN-LINE PACKAGE



All integrations are in minimeters. Dimensioning and toil
 B. This drawing is subject to change without notice.

The 28 pin end lead shoulder width is a vendor option, either half or full width.



DW (R-PDSO-G24)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.





17-Mar-2017

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | •       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| 74ACT11374DW     | ACTIVE | SOIC         | DW      | 24   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ACT11374       | Samples |
| 74ACT11374DWG4   | ACTIVE | SOIC         | DW      | 24   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ACT11374       | Samples |
| 74ACT11374DWR    | ACTIVE | SOIC         | DW      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | ACT11374       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

17-Mar-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**

TEXAS INSTRUMENTS





SOIC

TAPE AND REEL INFORMATION

74ACT11374DWR

#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

10.75

15.7

24.4

K0

(mm)

2.7

**P1** 

(mm)

12.0

w

(mm)

24.0

Pin1

Quadrant

Q1

| *All dimensions are nominal |                 |                    |  |                          |                          |            |            |
|-----------------------------|-----------------|--------------------|--|--------------------------|--------------------------|------------|------------|
| Device                      | Package<br>Type | Package<br>Drawing |  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) |

24

2000

330.0

DW

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74ACT11374DWR | SOIC         | DW              | 24   | 2000 | 367.0       | 367.0      | 45.0        |

DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.

