

### FEATURES AND BENEFITS

- AEC-Q100 qualified
- Wide input voltage range of 5 to 40 V for start/stop, cold crank and load dump requirements
- Fully integrated LED current sinks and boost converter with 60 V DMOS
- Sync function to synchronize boost converter switching frequency up to 2.3 MHz, allowing operation above the AM band
- Excellent input voltage transient response
- Single resistor primary OVP minimizes V<sub>OUT</sub> leakage
- Internal secondary OVP for redundant protection
- LED current of 80 mA per channel
- Drives up to 12 series LEDs in 4 parallel strings
- 0.7% to 0.8% LED to LED matching accuracy
- PWM and analog dimming inputs
- 5000:1 PWM dimming at 200 Hz
- Provides driver for external PMOS input disconnect switch
- Extensive protection against:
- Shorted boost switch or inductor
- Shorted FSET or ISET resistor
- Shorted output
- Open or shorted LED pin
- Open boost Schottky
- Overtemperature (OTP)

### PACKAGE:

20-pin TSSOP with exposed thermal pad (suffix LP)



### DESCRIPTION

The A8514 is a multi-output white LED driver for small-size LCD backlighting. It integrates a current-mode boost converter with internal power switch and four current sinks. The boost converter can drive up to 48 LEDs, 12 LEDs per string, at 80 mA. The LED sinks can be paralleled together to achieve even higher LED currents, up to 320 mA. The A8514 can operate with a single power supply, from 5 to 40 V, which allows the part to withstand load dump conditions encountered in automotive systems.

The A8514 can drive an external P-FET to disconnect the input supply from the system in the event of a fault. The A8514 provides protection against output short and overvoltage, open or shorted diode, open or shorted LED pin, shorted boost switch or inductor, shorted FSET or ISET resistor, and IC overtemperature. A dual level cycle-by-cycle current limit function provides soft start and protects the internal current switch against high current overloads.

The A8514 has a synchronization pin that allows PWM switching frequencies to be synchronized in the range of 580 kHz to 2.3 MHz. The high switching frequency allows the A8514 to operate above the AM radio band.

Continued on the next page ....

### **APPLICATIONS:**

LCD backlighting or LED lighting for:

- Automotive infotainment
- Automotive cluster
- Automotive center stack



### **Typical Application Circuit**

#### **DESCRIPTION (CONTINUED)**

The A8514 is provided in a 20-pin TSSOP package (suffix LP) with an exposed pad for enhanced thermal dissipation. It is lead (Pb) free, with 100% matte-tin leadframe plating.

#### **SELECTION GUIDE**

| Part Number  | Packing <sup>[1]</sup>      |
|--------------|-----------------------------|
| A8514KLPTR-T | 4000 pieces per 13-in. reel |



<sup>1</sup> Contact Allegro<sup>TM</sup> for additional packing options

#### ABSOLUTE MAXIMUM RATINGS<sup>[2]</sup>

| Characteristic                | Symbol               | Notes                                                                  | Rating      | Unit |
|-------------------------------|----------------------|------------------------------------------------------------------------|-------------|------|
| LEDx Pins                     |                      |                                                                        | –0.3 to 55  | V    |
| OVP Pin                       |                      |                                                                        | -0.3 to 60  | V    |
| VIN, VSENSE, GATE Pins        |                      | VSENSE and GATE pins should not exceed $\rm V_{IN}$ by more than 0.4 V | -0.3 to 40  | V    |
|                               |                      | Continuous                                                             | -0.6 to 62  | V    |
| SW Pin                        |                      | t < 50 ns                                                              | -1.0        | V    |
| FAULT Pin                     |                      |                                                                        | -0.3 to 40  | V    |
| ISET, FSET, APWM, COMP Pins   |                      |                                                                        | -0.3 to 5.5 | V    |
| All Other Pins                |                      |                                                                        | –0.3 to 7   | V    |
| Operating Ambient Temperature | T <sub>A</sub>       | Range K                                                                | -40 to 125  | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |                                                                        | 150         | °C   |
| Storage Temperature           | T <sub>stg</sub>     |                                                                        | –55 to 150  | °C   |

<sup>2</sup> Stresses beyond those listed in this table may cause permanent damage to the device. The Absolute Maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to Absolute Maximum-rated conditions for extended periods may affect device reliability.

| Table of Contents                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Setting the current sense resistor<br>Input UVLO<br>VDD<br>Shutdown<br>Fault protection during operation<br>Application Information<br>Design Example for Boost Configuration<br>Design Example for SEPIC Configuration<br>Package Outline Drawing<br>Appendix A. Feedback Loop Calculations<br>Power Stage Transfer Function<br>Output to Control Transfer Function<br>Stabilizing the Closed Loop System<br>Measuring the Feedback Loop Gain and Phase Margin | 24<br>24<br>24<br>25<br>27<br>27<br>31<br>35<br>A-1<br>A-1<br>A-2<br>A-4<br>A-6                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Input UVLO<br>VDD<br>Shutdown<br>Fault protection during operation<br>Application Information<br>Design Example for Boost Configuration<br>Design Example for SEPIC Configuration<br>Package Outline Drawing<br>Appendix A. Feedback Loop Calculations<br>Power Stage Transfer Function<br>Output to Control Transfer Function<br>Stabilizing the Closed Loop System |  |  |  |  |  |  |



|                | GATE 1      | 20 SW   |
|----------------|-------------|---------|
|                | VSENSE 2    | 19 OVP  |
|                | VIN 3       | 18 PGND |
| Pinout Diagram | FAULT 4     | 17 PGND |
| Ū              | COMP 5      | 16 PGND |
|                | APWM 6      | 15 VDD  |
|                | PWM/EN 7    | 14 LED1 |
|                | FSET/SYNC 8 | 13 LED2 |
|                | ISET 9      | 12 LED3 |
|                | AGND 10     | 11 LED4 |
|                |             |         |

#### **Terminal List Table**

| Number      | Name      | Function                                                                                                                                                                                                                                       |
|-------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | GATE      | Output gate driver pin for external P-channel FET control.                                                                                                                                                                                     |
| 2           | VSENSE    | Connect this pin to the negative sense side of the current sense resistor $R_{SC}$ . The threshold voltage is measured as $V_{\rm IN}-V_{\rm SENSE}$ . There is also a fixed current sink to allow for trip threshold adjustment.              |
| 3           | VIN       | Input power to the A8514 as well as the positive input used for current sense resistor.                                                                                                                                                        |
| 4           | FAULT     | Indicates a fault condition. Connect a 100 k $\Omega$ resistor between this pin and the required logic level voltage. The pin is an open drain type configuration that will be pulled low when a fault occurs.                                 |
| 5           | COMP      | Output of the error amplifier and compensation node. Connect a series $R_Z$ - $C_Z$ network from this pin to ground for control loop compensation.                                                                                             |
| 6           | APWM      | Analog trimming option for dimming. Applying a digital PWM signal to this pin adjusts the internal $I_{\text{SET}}$ current.                                                                                                                   |
| 7           | PWM/EN    | PWM dimming pin, used to control the LED intensity by using pulse width modulation. Also used to enable the A8514.                                                                                                                             |
| 8           | FSET/SYNC | Frequency/synchronization pin. A resistor R <sub>FSET</sub> from this pin to ground sets the switching frequency. This pin can also be used to synchronize two or more A8514s in the system. The maximum synchronization frequency is 2.3 MHz. |
| 9           | ISET      | Connect the R <sub>ISET</sub> resistor between this pin and ground to set the 100% LED current.                                                                                                                                                |
| 10          | AGND      | LED signal ground.                                                                                                                                                                                                                             |
| 11,12,13,14 | LEDx      | Connect the cathodes of the LED strings to these pins.                                                                                                                                                                                         |
| 15          | VDD       | Output of internal LDO; connect a 0.1 µF decoupling capacitor between this pin and ground.                                                                                                                                                     |
| 16,17.18    | PGND      | Power ground for internal DMOS device.                                                                                                                                                                                                         |
| 19          | OVP       | Overvoltage Condition (OVP) sense; connect the R <sub>OVP</sub> resistor from V <sub>OUT</sub> to this pin to adjust the overvoltage protection.                                                                                               |
| 20          | SW        | The drain of the internal DMOS switch of the boost converter.                                                                                                                                                                                  |
| -           | PAD       | Exposed pad of the package providing enhanced thermal dissipation. This pad must be connected to the ground plane(s) of the PCB with at least 8 vias, directly in the pad.                                                                     |

#### THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information

| Characteristic             | Symbol           | Test Conditions <sup>[1]</sup>                     | Value | Unit |
|----------------------------|------------------|----------------------------------------------------|-------|------|
|                            |                  | On 2-layer PCB, 3 in <sup>2</sup>                  | 40.0  | °C/W |
| Package Thermal Resistance | R <sub>θJA</sub> | On 4-layer PCB based on JEDEC standard (estimated) | 29.0  | °C/W |

<sup>1</sup>Additional thermal information available on the Allegro website.



### **Functional Block Diagram**





**ELECTRICAL CHARACTERISTICS** [1][2]: Valid at  $V_{IN} = 16 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ , • indicates specifications guaranteed by design and characterization over the full operating temperature range with  $T_A = T_J = -40^{\circ}\text{C}$  to 125°C, unless otherwise noted

| Characteristics                               | Symbol                 | Test Conditions                                                                         |   | Min. | Тур. | Max. | Unit |
|-----------------------------------------------|------------------------|-----------------------------------------------------------------------------------------|---|------|------|------|------|
| INPUT VOLTAGE SPECIFICATIONS                  |                        |                                                                                         |   |      |      |      |      |
| Operating Input Voltage Range [3]             | V <sub>IN</sub>        |                                                                                         | • | 5    | -    | 40   | V    |
| UVLO Start Threshold                          | V <sub>UVLOrise</sub>  | V <sub>IN</sub> rising                                                                  | • | -    | -    | 4.35 | V    |
| UVLO Stop Threshold                           | V <sub>UVLOfall</sub>  | V <sub>IN</sub> falling                                                                 | • | -    | -    | 3.90 | V    |
| UVLO Hysteresis <sup>[2]</sup>                | V <sub>UVLOHYS</sub>   |                                                                                         |   | 300  | 450  | 600  | mV   |
| INPUT CURRENTS                                |                        |                                                                                         |   |      |      |      |      |
| Input Quiescent Current                       | Ι <sub>Q</sub>         | PWM/EN = V <sub>IH</sub> ; SW = 2 MHz, no load                                          | • | -    | 5.5  | 10   | mA   |
| Input Sleep Supply Current                    | I <sub>QSLEEP</sub>    | V <sub>IN</sub> = 16 V, V <sub>PWMEN</sub> = V <sub>FSETSYNC</sub> = 0 V                | • | -    | 2    | 10.0 | μA   |
| INPUT LOGIC LEVELS (PWM/EN AN                 | ID APWM)               |                                                                                         |   |      |      |      |      |
| Input Logic Level-Low                         | V <sub>IL</sub>        | V <sub>IN</sub> throughout operating input voltage range                                | • | _    | _    | 400  | mV   |
| Input Logic Level-High                        | V <sub>IH</sub>        | V <sub>IN</sub> throughout operating input voltage range                                | • | 1.5  | _    | _    | V    |
| PWM/EN Pin Open Drain<br>Pull-Down Resistor   | R <sub>PWMEN</sub>     | PWM/EN = 5 V                                                                            |   | 60   | 100  | 140  | kΩ   |
| APWM Pull-Down Resistor                       | R <sub>APWM</sub>      | PWM/EN = V <sub>IH</sub>                                                                |   | 60   | 100  | 140  | kΩ   |
| APWM                                          |                        |                                                                                         |   |      |      |      |      |
| APWM Frequency <sup>[2]</sup>                 | f <sub>APWM</sub>      | V <sub>IH</sub> = 2 V, V <sub>IL</sub> = 0 V                                            | • | 20   | -    | 1000 | kHz  |
| ERROR AMPLIFIER                               |                        | ·                                                                                       |   |      |      |      |      |
| Open Loop Voltage Gain                        | A <sub>VOL</sub>       |                                                                                         |   | 44   | 48   | 52   | dB   |
| Transconductance                              | 9 <sub>m</sub>         | $\Delta I_{COMP} = \pm 10 \ \mu A$                                                      |   | 750  | 990  | 1220 | μA/V |
| Source Current                                | I <sub>EA(SRC)</sub>   | $V_{COMP}$ = 1.5 V                                                                      |   | -    | -350 | -    | μA   |
| Sink Current                                  | I <sub>EA(SINK)</sub>  | $V_{COMP}$ = 1.5 V                                                                      |   | -    | 350  | -    | μA   |
| COMP Pin Pull-Down Resistance                 | R <sub>COMP</sub>      | FAULT = 0                                                                               |   | -    | 2000 | -    | Ω    |
| OVERVOLTAGE PROTECTION                        |                        |                                                                                         |   |      |      |      |      |
| Overvoltage Threshold                         | V <sub>OVP(th)</sub>   | OVP connected to V <sub>OUT</sub>                                                       | • | 7.7  | 8.1  | 8.5  | V    |
| OVP Sense Current                             | I <sub>OVPH</sub>      |                                                                                         | • | 188  | 199  | 210  | μA   |
| OVP Leakage Current                           | I <sub>OVPLKG</sub>    | $R_{OVP}$ = 40.2 kΩ, $V_{IN}$ = 16 V, PWM/EN = $V_{IL}$                                 | • | -    | 0.1  | 1    | μA   |
| Secondary Overvoltage Protection              | V <sub>OVP(sec)</sub>  |                                                                                         | • | 53   | 55   | 58   | V    |
| BOOST SWITCH                                  |                        |                                                                                         |   |      |      |      |      |
| Switch On-Resistance                          | R <sub>SW</sub>        | I <sub>SW</sub> = 0.750 A, V <sub>IN</sub> = 16 V                                       | • | 75   | 300  | 600  | mΩ   |
| Switch Leakage Current                        | I <sub>SWLKG</sub>     | V <sub>SW</sub> = 16 V, PWM/EN = V <sub>IL</sub>                                        | • | -    | 0.1  | 1    | μA   |
| Switch Current Limit                          | I <sub>SW(LIM)</sub>   |                                                                                         | • | 3.0  | 3.5  | 4.2  | A    |
| Secondary Switch Current Limit <sup>[2]</sup> | I <sub>SW(LIM2)</sub>  | Higher than I <sub>SW(LIM)</sub> (max) for all conditions, device latches when detected |   | -    | 7.00 | -    | A    |
| Soft Start Boost Current Limit                | I <sub>SWSS(LIM)</sub> | Initial soft start current for boost switch                                             |   | -    | 700  | _    | mA   |
| Minimum Switch On-Time                        | t <sub>SWONTIME</sub>  |                                                                                         | • | 60   | 85   | 111  | ns   |
| Minimum Switch Off-Time                       | t <sub>SWOFFTIME</sub> |                                                                                         | • | 30   | 47   | 68   | ns   |

Continued on the next page ...



**ELECTRICAL CHARACTERISTICS** [1][2] (continued): Valid at  $V_{IN} = 16 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ , • indicates specifications guaranteed by design and characterization over the full operating temperature range with  $T_A = T_J = -40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$ , unless otherwise noted

| Characteristics                                      | Symbol                                | Test Conditions                                                                                                                                       |   | Min.  | Тур.   | Max.  | Unit                      |
|------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|--------|-------|---------------------------|
| OSCILLATOR FREQUENCY                                 |                                       |                                                                                                                                                       |   |       |        |       |                           |
|                                                      |                                       | R <sub>FSET</sub> = 10 kΩ                                                                                                                             | • | 1.8   | 2      | 2.2   | MHz                       |
| Oscillator Frequency                                 | f <sub>SW</sub>                       | R <sub>FSET</sub> = 20 kΩ                                                                                                                             | • | 0.9   | 1      | 1.1   | MHz                       |
|                                                      |                                       | R <sub>FSET</sub> = 35.6 kΩ                                                                                                                           |   | 520   | 580    | 640   | kHz                       |
| FSET/SYNC Pin Voltage                                | V <sub>FSET</sub>                     | R <sub>FSET</sub> = 10 kΩ                                                                                                                             |   | -     | 1.00   | -     | V                         |
| FSET Frequency Range                                 | f <sub>FSET</sub>                     |                                                                                                                                                       |   | 580   | -      | 2500  | kHz                       |
| SYNCHRONIZATION                                      |                                       |                                                                                                                                                       |   |       |        |       |                           |
| Synchronized PWM Frequency                           | f <sub>SWSYNC</sub>                   |                                                                                                                                                       | • | 580   | -      | 2300  | kHz                       |
| Synchronization Input<br>Minimum Off-Time            | t <sub>PWSYNCOFF</sub>                |                                                                                                                                                       | • | 150   | -      | -     | ns                        |
| Synchronization Input<br>Minimum On-Time             | t <sub>PWSYNCON</sub>                 |                                                                                                                                                       | • | 150   | -      | -     | ns                        |
|                                                      | V <sub>SYNC(H)</sub>                  | FSET/SYNC pin, high level                                                                                                                             | • | 2.0   | -      | _     | V                         |
| SYNC Input Logic Voltage                             | V <sub>SYNC(L)</sub>                  | FSET/SYNC pin, low level                                                                                                                              | • | _     | -      | 0.4   | V                         |
| LED CURRENT SINKS                                    | , , , , , , , , , , , , , , , , , , , |                                                                                                                                                       |   |       | ,      |       |                           |
| LEDx Accuracy                                        | Err <sub>LED</sub>                    | Ι <sub>SET</sub> = 120 μΑ                                                                                                                             | • | -     | -      | 3     | %                         |
| LEDx Matching                                        | ΔLEDx                                 | I <sub>SET</sub> = 120 μA                                                                                                                             | • | -     | -      | 3     | %                         |
| LEDx Regulation Voltage                              | V <sub>LED</sub>                      | $V_{LED1}=V_{LED2}=V_{LED3}=V_{LED4}$ , $I_{SET}$ = 120 $\mu$ A                                                                                       | • | 600   | 700    | 800   | mV                        |
| I <sub>SET</sub> to I <sub>LEDx</sub> Current Gain   | A <sub>ISET</sub>                     | I <sub>SET</sub> = 120 μA                                                                                                                             | • | 633   | 653    | 672   | A/A                       |
| ISET Pin Voltage                                     | V <sub>ISET</sub>                     |                                                                                                                                                       |   | 0.988 | 1.003  | 1.018 | V                         |
| Allowable ISET Current                               | I <sub>SET</sub>                      |                                                                                                                                                       | • | 20    | -      | 120   | μA                        |
| V <sub>LED</sub> Short Detect                        | V <sub>LEDSC</sub>                    | While LED sinks are in regulation, sensed from LEDx pin to ground                                                                                     | • | 4.6   | 5.1    | 5.6   | V                         |
| Soft Start LEDx Current                              | ILEDSS                                | Current through each enabled LEDx pin during soft start                                                                                               |   | -     | 2.0    | _     | mA                        |
| Maximum PWM Dimming<br>Until Off-Time <sup>[2]</sup> | t <sub>PWML</sub>                     | Measured while PWM/EN = low, during<br>dimming control and internal references<br>are powered-on (exceeding t <sub>PWML</sub> results in<br>shutdown) |   | -     | 32,750 | -     | f <sub>SW</sub><br>cycles |
| Minimum PWM On-Time                                  | t <sub>PWMH</sub>                     | First cycle when powering-up device                                                                                                                   | • | -     | 0.75   | 2     | μs                        |
| PWM High to LED-On Delay                             | t <sub>dPWM(on)</sub>                 | Time between PWM enable and LED current reaching 90% of maximum                                                                                       | • | -     | 0.5    | 1     | μs                        |
| PWM Low to LED-Off Delay                             | t <sub>dPWM(off)</sub>                | Time between PWM enable going low and LED current reaching 10% of maximum                                                                             | • | -     | 360    | 500   | ns                        |

Continued on the next page ...



# **ELECTRICAL CHARACTERISTICS** [1][2] (continued): Valid at $V_{IN} = 16 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , • indicates specifications guaranteed by design and characterization over the full operating temperature range with $T_A = T_J = -40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ , unless otherwise noted

| Characteristics                                            | Symbol                  | Test Conditions                                                           |   | Min. | Тур.   | Max. | Unit                      |
|------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------|---|------|--------|------|---------------------------|
| GATE PIN                                                   |                         |                                                                           |   |      |        |      |                           |
| GATE Pin Sink Current                                      | I <sub>GSINK</sub>      | $V_{GS} = V_{IN}$                                                         |   | -    | -104   | -    | μA                        |
| Gate Fault Shutdown Greater than 2× Current <sup>[2]</sup> | t <sub>GFAULT2</sub>    |                                                                           |   | -    | -      | 3    | μs                        |
| Gate Fault Shutdown Greater than<br>1–2× Current           | t <sub>GFAULT1</sub>    |                                                                           |   | -    | 10,000 | -    | f <sub>SW</sub><br>cycles |
| Gate Voltage                                               | V <sub>GS</sub>         | Gate to source voltage measured when gate is on                           |   | -    | -6.7   | -    | V                         |
| VSENSE Pin                                                 |                         |                                                                           |   |      |        |      |                           |
| VSENSE Pin Sink Current                                    | I <sub>ADJ</sub>        |                                                                           | • | 18.8 | 20.3   | 21.8 | μA                        |
| VSENSE Trip Point                                          | V <sub>SENSEtrip1</sub> | Measured between VIN and VSENSE, $R_{ADJ}$ = 0 $\Omega$                   | • | 94   | 104    | 114  | mV                        |
| VSENSE 2× Trip <sup>[2]</sup>                              | V <sub>SENSEtrip2</sub> | $2 \times V_{SENSEtrip}$ , instantaneous shutdown, $R_{ADJ} = 0 \ \Omega$ |   | -    | 180    | -    | mV                        |
| FAULT PIN                                                  |                         |                                                                           |   |      |        |      |                           |
| FAULT Pull-Down Voltage                                    | V <sub>FAULT</sub>      | I <sub>FAULT</sub> = 1 mA                                                 | • | -    | -      | 0.5  | V                         |
| FAULT Pin Leakage Current                                  | I <sub>FAULTLKG</sub>   | V <sub>FAULT</sub> = 5 V                                                  |   | -    | -      | 1    | μA                        |
| THERMAL PROTECTION (TSD)                                   |                         |                                                                           |   |      |        |      |                           |
| Thermal Shutdown Threshold [2]                             | T <sub>SD</sub>         | Temperature rising                                                        |   | -    | 165    | -    | °C                        |
| Thermal Shutdown Hysteresis [2]                            | T <sub>SDHYS</sub>      |                                                                           |   | -    | 20     | -    | °C                        |

<sup>1</sup> For input and output current specifications, negative current is defined as coming out of the node or pin (sourcing); positive current is defined as going into the node or pin (sinking).

<sup>2</sup> Ensured by design and characterization, not production tested.

<sup>3</sup> Minimum  $V_{IN}$  = 5 V is only required at startup. After startup is completed, the IC is able to function down to  $V_{IN}$  = 4 V.



# A8514

## Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver

### CHARACTERISTIC PERFORMANCE

 $T_A = T_J$ 





# A8514

## Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver



Temperature (°C)



Temperature (°C)

ISET to LED Current Gain versus Ambient Temperature

LED Current versus Ambient Temperature



 $I_{SET} = 120 \,\mu\text{A}$ 









10

#### FUNCTIONAL DESCRIPTION

(1)

The A8514 incorporates a current-mode boost controller with internal DMOS switch, and four LED current sinks. It can be used to drive four LED strings of up to 12 white LEDs in series, with current up to 80 mA per string. For optimal efficiency, the output of the boost stage is adaptively adjusted to the minimum voltage required to power all of the LED strings. This is expressed by the following equation:

where

V<sub>LEDx</sub> is the voltage drop across LED strings 1 through 4, and

 $V_{\text{OUT}} = \max (V_{\text{LED1}}, \dots, V_{\text{LED4}}) + V_{\text{REG}}$ 

 $V_{\rm REG}$  is the regulation voltage of the LED current sinks (typically 0.7 V at the maximum LED current).

#### **Enabling the IC**

The IC turns on when a logic high signal is applied on the PWM/EN pin with a minimum duration of  $t_{PWMH}$  for the first clock cycle, and the input voltage present on the VIN pin is greater than the 4.35 V necessary to clear the UVLO ( $V_{UVLOrise}$ ) threshold. The power-up sequence is shown in figure 2. Before the LEDs are enabled, the A8514 driver goes through a system check to determine if there are any possible fault conditions that might prevent the system from functioning correctly. Also, if the FSET/SYNC pin is pulled low, the IC will not power-up. More information on the FSET/SYNC pin can be found in the Sync section of this datasheet.



Figure 2. Power-up diagram; shows VDD (ch1, 2 V/div.), FSET/SYNC (ch2, 1 V/div.), ISET (ch3, 1 V/div.), and PWM/EN (ch4, 2 V/div.) pins, time = 200 µs/div.

#### Powering up: LED pin short-to-ground check

The VIN pin has a UVLO function that prevents the A8514 from powering-up until the UVLO threshold is reached. After the VIN pin goes above UVLO, and a high signal is present on the PWM/EN pin, the IC proceeds to power-up. As shown in figure 3, at this point the A8514 enables the disconnect switch and checks if any LEDx pins are shorted to ground and/or are not used.

The LED detect phase starts when the GATE voltage of the disconnect switch is equal to  $V_{\rm IN}-4.5$  V. After the voltage threshold on the LEDx pins exceeds 120 mV, a delay of between 3000 and 4000 clock cycles is used to determine the status of the pins. Thus, the LED detection duration varies with the switching frequency, as shown in the following table:

| Switching Frequency<br>(MHz) | Detection Time<br>(ms) |
|------------------------------|------------------------|
| 2                            | 1.5 to 2               |
| 1                            | 3 to 4                 |
| 0.800                        | 3.75 to 5              |
| 0.600                        | 5 to 6.7               |

The LED pin detection voltage thresholds are as follows:

| LED Pin Voltage | LED Pin Status  | Action                     |
|-----------------|-----------------|----------------------------|
| <70 mV          | Short-to-ground | Power-up is halted         |
| 150 mV          | Not used        | LED removed from operation |
| 325 mV          | LED pin in use  | None                       |



Figure 3. Power-up diagram; shows the relationship of an LEDx pin with respect to the gate voltage of the disconnect switch (if used) during the LED detect phase, as well as the duration of the LED detect phase for a switching frequency of 2 MHz; shows GATE (ch1, 5 V/div.), LED (ch2, 500 mV/div.), ISET (ch3, 1 V/div.), and PWM/EN (ch4, 5 V/div.) pins, time = 500 µs/div.



## A8514

## Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver





4A. An LED detect occurring when both LED pins are selected to be used; shows LED1 (ch1, 500 mV/div.), LED2 (ch2, 500 mV/div.), ISET (ch3, 1 V/div.), and PWM/EN (ch4, 5 V/div.) pins, time = 500 µs/div.

4B. Example with LED2 pin not being used; the detect voltage is about 150 mV; shows LED1 (ch1, 500 mV/div.), LED2 (ch2, 500 mV/div.), ISET (ch3, 1 V/div.), and PWM/EN (ch4, 5 V/div.) pins, time = 500  $\mu$ s/div.



4C. Example with one LED shorted to ground. The IC will not proceed with power-up until the shorted LED pin is released, at which point the LED is checked to see if it is being used; shows LED1 (ch1, 500 mV/div.), LED2 (ch2, 500 mV/div.), ISET (ch3, 1 V/div.), and PWM/EN (ch4, 5 V/div.) pins, time = 1 ms/div.



12

All unused pins should be connected with a 2.37 k $\Omega$  resistor to ground, as shown in figure 5. The unused pin, with the pull-down resistor, will be taken out of regulation at this point and will not contribute to the boost regulation loop.

If a LEDx pin is shorted to ground the A8514 will not proceed with soft start until the short is removed from the LEDx pin. This prevents the A8514 from powering-up and putting an uncontrolled amount of current through the LEDs.

#### Soft start function

During soft start the LEDx pins are set to sink ( $I_{LEDSS}$ ) and the boost switch current is reduced to the  $I_{SWSS(LIM)}$  level to limit the inrush current generated by charging the output capacitors. When the converter senses that there is enough voltage on the LEDx pins the converter proceeds to increase the LED current to the preset regulation current and the boost switch current limit is switched to the  $I_{SW(LIM)}$  level to allow the A8514 to deliver the necessary output power to the LEDs. This is shown in figure 6.

#### **Frequency selection**

The switching frequency on the boost regulator is set by the resistor connected to the FSET/SYNC pin. The switching frequency can be can be anywhere from 580 kHz to 2.3 MHz. Figure 7 shows the typical switching frequencies for various resistor values, with the relationship between  $R_{FSET}$  and typical switching frequency given as:

$$f_{SW} = k / (R_{FSET} + R_{INT}), \text{ or}$$
(2)  
$$R_{FSET} = k / f_{SW} - R_{INT}$$

where  $R_{FSET}$  is in in kilohms,  $f_{SW}$  is in megahertz, k = 20.9 and  $R_{INT}$  (internal resistance of FSET pin) = 0.6 k $\Omega$ .



Figure 5. Channel select setup: (left) using only LED1, LED2, and LED3, and (right) using all four channels.

In case during operation a fault occurs that will increase the switching frequency, the FSET/SYNC pin is clamped to a maximum switching frequency of no more than 3.5 MHz. If the FSET/SYNC pin is shorted to GND the part will shut down. For more details see the Fault Mode table later in this datasheet.



Figure 6. Startup diagram showing the input current, output voltage, and output current; shows I<sub>OUT</sub> (ch1, 200 mA/div.), I<sub>IN</sub> (ch2, 1 A/div.), V<sub>OUT</sub> (ch3, 20 V/div.), and PWM/EN (ch4, 5 V/div.), time = 1 ms/div.



Figure 7. Typical Switching Frequency versus value of R<sub>FSET</sub> resistor



#### SYNC

The A8514 can also be synchronized using an external clock on the FSET/SYNC pin. Figure 8 shows the correspondence of a sync signal and the FSET/SYNC pin, and figure 9 shows the result when a sync signal is detected: the LED current does not show any variation while the frequency changeover occurs. At power-up if the FSET/SYNC pin is held low, the IC will not power-up. Only when the FSET/SYNC pin is tri-stated to allow the pin to rise, to about 1 V, or when a synchronization clock is detected, will the A8514 try to power-up.

The basic requirement of the sync signal is 150 ns minimum ontime and 150 ns minimum off time, as indicated by the specifications for  $t_{PWSYNCON}$  and  $t_{PWSYNCOFF}$ . Figure 10 shows the timing for a synchronization clock into the A8514 at 2.2 MHz. Thus any pulse with a duty cycle of 33% to 66% at 2.2 MHz can be used to synchronize the IC.

The SYNC pulse duty cycle ranges for selected switching frequencies are:

| SYNC Pulse Frequency<br>(MHz) | Duty Cycle Range<br>(%) |
|-------------------------------|-------------------------|
| 2.2                           | 33 to 66                |
| 2                             | 30 to 70                |
| 1                             | 15 to 85                |
| 0.800                         | 12 to 88                |
| 0.600                         | 9 to 91                 |

If during operation a sync clock is lost, the IC will revert to the preset switching frequency that is set by the resistor  $R_{FSET}$ . During this period the IC will stop switching for a maximum period of about 7 µs to allow the sync detection circuitry to switch over to the externally preset switching frequency.

If the clock is held low for more than 7  $\mu$ s, the A8514 will shut



Figure 8. Diagram showing a synchronized FSET/SYNC pin and switch node; shows V<sub>OUT</sub> (ch1, 20 V/div.), I<sub>OUT</sub> (ch2, 200 mA/div.), FSET/SYNC (ch3, 2 V/div.), and SW node (ch4, 20 V/div.), time = 2  $\mu$ s/div.



Figure 9. Transition of the SW waveform when the SYNC pulse is detected. The A8514 switching at 2 MHz, applied SYNC pulse at 1 MHz; shows V<sub>OUT</sub> (ch1, 20 V/div.), I<sub>OUT</sub> (ch2, 200 mA/div.), FSET/SYNC (ch3, 2 V/div.), and SW node (ch4, 20 V/div.), time = 5  $\mu$ s/div.



# A8514

## Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver

down. In this shutdown mode the IC will stop switching, the input disconnect switch is open, and the LEDs will stop sinking current. To shutdown the IC into low power mode, the user must disable the IC using the PWM pin, by keeping the pin low for a period of 32,750 clock cycles. If the FSET/SYNC pin is released at any time after 7  $\mu$ s, the A8514 will proceed to soft start.

To prevent generating a fault when the external SYNC signal is stuck at low, the circuit shown in Figure 11 can be used. When the external SYNC signal goes low, the A8514 will continue to operate normally at the switching frequency set by RFSET. No FAULT flag is generated.



Figure 10. SYNC pulse on and off time requirements.



Figure 11. Countermeasure to prevent external sync signal stuck-at-low fault.



#### LED current setting and LED dimming

The maximum LED current can be up to 80 mA per channel, and is set through the ISET pin. To set the  $I_{LED}$  current, connect a resistor,  $R_{ISET}$ , between this pin and ground, according to the following formula:

$$R_{\rm ISET} = (1.003 \times 653) / I_{\rm LED}$$
(3)

where  $I_{LED}$  is in A and  $R_{ISET}$  is in  $\Omega$ . This sets the maximum current through the LEDs, referred to as the *100% current*. Standard  $R_{ISET}$  values, at gain equals 653, are as follows:

| Standard Closest R <sub>ISET</sub><br>Resistor Value<br>(kΩ) | LED current per LED, I <sub>LED</sub><br>(mA) |
|--------------------------------------------------------------|-----------------------------------------------|
| 8.25                                                         | 80                                            |
| 10.2                                                         | 65                                            |
| 16.5                                                         | 40                                            |
| 22.1                                                         | 30                                            |

#### **PWM dimming**

The LED current can be reduced from the 100% current level by PWM dimming using the PWM/EN pin. When the PWM/EN pin is pulled high, the A8514 turns on and all enabled LEDs sink 100% current. When PWM/EN is pulled low, the boost converter and LED sinks are turned off. The compensation (COMP) pin is floated, and critical internal circuits are kept active. The typical PWM dimming frequencies fall between 200 Hz and 1 kHz. Figures 12A to 12D provide examples of PWM switching behavior.



Figure 12A. Typical PWM diagram showing V<sub>OUT</sub>, I<sub>LED</sub>, and COMP pin as well as the PWM signal. PWM dimming frequency is 500 Hz at 50% duty cycle; shows V<sub>OUT</sub> (ch1, 10 V/div.), COMP (ch2, 2 V/div.), PWM (ch3, 5 V/div.), and I<sub>LED</sub> (ch4, 50 mA/div.), time = 500 µs/div.



Figure 12B. Typical PWM diagram showing V<sub>OUT</sub>, I<sub>LED</sub>, and COMP pin as well as the PWM signal. PWM dimming frequency is 500 Hz at 1% duty cycle ; shows V<sub>OUT</sub> (ch1, 10 V/div.), COMP (ch2, 2 V/div.), PWM (ch3, 5 V/div.), and I<sub>LED</sub> (ch4, 50 mA/div.), time = 500 µs/div.



Figure 12C. Delay from rising edge of PWM signal to LED current; shows PWM (ch1, 2 V/div.), and I<sub>LED</sub> (ch2, 50 mA/div.), time = 200 ns/div.







Another important feature of the A8514 is the PWM signal to LED current delay. This delay is typically less than 500 ns, which allows greater accuracy at low PWM dimming duty cycles, as shown in figure 13.

#### **APWM** pin

The APWM pin is used in conjunction with the ISET pin (see figure 14). This is a digital signal pin that internally adjusts the ISET current. When this pin is not used it should be tied to ground.

The typical input signal frequency is between 20 kHz and 1 MHz.

The duty cycle of this signal is inversely proportional to the percentage of current that is delivered to the LEDs (figure 15).

To use this pin for a trim function, the user should set the maximum output current to a value higher than the required current by at least 5%. The LED  $I_{SET}$  current is then trimmed down to the appropriate value. Another consideration that also is important is the limitation of the user APWM signal duty cycle. In some cases it might be preferable to set the maximum  $I_{SET}$  current to be 25% to 50% higher, thus allowing the APWM signal to have duty cycles that are between 25% and 50%.



Figure 13. Percentage Error of the LED current versus PWM duty cycle (at 200 Hz PWM frequency).



Figure 15. Output current versus duty cycle; 200 kHz APWM signal.



Figure 14. Simplified block diagram of the APWM and ISET circuit.



Figure 16. Percentage Error of the LED current versus PWM duty cycle; 200 kHz APWM signal.



As an example, a system that delivers a full LED current of 80 mA per LED would deliver 60 mA of current per LED when an APWM signal is applied with a duty cycle of 25% (figures 17 and 18).

Although the order in which APWM and the PWM signal are enabled does not matter, when enabling the A8514 into low current output while PWM and APWM dimming, the APWM signal

C1 C2 APWM PWW/EN





Figure 19. Diagram showing power-up sequencing LED current of 5 mA per channel with a 10% duty cycle PWM signal and a 95% duty cycle APWM signal; shows APWM (ch1, 5 V/div.),  $I_{LED}$  (ch2, 50 mA/div.), PWM/EN (ch3, 5 V/div.), and  $V_{OUT}$  (ch4, 10 V/div.), time = 500 µs/div.

should be enable before or at the same time as the PWM signal. This sequence will prevent the light output intensity from changing during power up of the IC.

Figure 19 shows the sequencing of the APWM and PWM signal during power-up to prevent inadvertent light intensity changes. The full intensity light output with no APWM or PWM dimming is 80 mA per channel.



Figure 18. Diagram showing the transition of LED current from 80 mA to 60 mA, when a 25% duty cycle signal is applied to the APWM pin; PWM = 1; shows  $I_{LED}$  (ch1, 50 mA/div.), APWM (ch2, 10 V/div.), and PWM/EN (ch3, 5 V/div.), time = 500 µs/div.



Figure 20. Transition of output current level when a 50% duty cycle signal is applied to the APWM pin, in conjunction with a 50% duty cycle PWM dimming being applied to the PWM pin; shows  $I_{OUT}$  (ch1, 50 mA/div.), APWM (ch2, 10 V/div.), and PWM/EN (ch3, 5 V/div.), time = 500 µs/div.



# A8514

### Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver

Although the APWM dimming function has a wide frequency range, if this function is used strictly as an analog dimming function it is recommended to use frequency ranges between 50 and 500 kHz for best accuracy. The frequency range must be considered only if the user is not using this function as a closed loop trim function. Another limitation is that the propagation delay between this APWM signal and  $I_{OUT}$  takes several milliseconds to change the actual LED current. This effect is shown in figures 17, 18, and 20.

#### Analog dimming

The A8514 can also be dimmed by using an external DAC or another voltage source applied either directly to the ground side of the  $R_{ISET}$  resistor or through an external resistor to the ISET pin (see figure 19). The limit of this type of dimming depends on the range of the ISET pin. In the case of the A8514 the limit is 20 to 125  $\mu$ A.

• For a single resistor (panel A of figure 21), the ISET current is controlled by the following formula:

$$I_{\text{SET}} = \frac{V_{\text{ISET}} - V_{\text{DAC}}}{R_{\text{ISET}}}$$
(4)

where  $V_{\mbox{\scriptsize ISET}}$  is the ISET pin voltage and  $V_{\mbox{\scriptsize DAC}}$  is the DAC output voltage.

When the DAC voltage is 0 V the LED current will be at its



Figure 21. Simplified diagrams of voltage control of  $I_{LED}$ : typical applications using a DAC to control  $I_{LED}$  using a single resistor (upper), and dual resistors (lower).

maximum. To keep the internal gain amplifier stable, the user should not decrease the current through the  $R_{\rm ISET}$  resistor to less than 20  $\mu A$ 

• For a dual-resistor configuration (panel B of figure 21), the  $\rm I_{SET}$  current is controlled by the following formula:

$$I_{\text{SET}} = \frac{V_{\text{ISET}}}{R_{\text{ISET}}} - \frac{V_{\text{DAC}} - V_{\text{ISET}}}{R_1}$$
(5)

The advantage of this circuit is that the DAC voltage can be higher or lower, thus adjusting the LED current to a higher or lower value of the preset LED current set by the R<sub>ISET</sub> resistor:

- $\circ$  V<sub>DAC</sub> = 1.003 V; the output is strictly controlled by R<sub>ISET</sub>
- $\,^{\rm o}$  V\_{DAC} > 1.003 V; the LED current is reduced
- $\circ$  V<sub>DAC</sub> < 1.003 V; the LED current is increased

#### LED short detect

Both LEDx pins are capable of handling the maximum  $V_{\rm OUT}$  that the converter can deliver, thus providing protection from the LEDx pin to  $V_{\rm OUT}$  in the event of a connector short.

An LEDx pin that has a voltage exceeding  $V_{LEDSC}$  will be removed from operation (see figure 22). This is to prevent the IC from dissipating too much power by having a large voltage present on an LEDx pin.



Figure 22. Example of the disabling of an LED string when the LED pin voltage is increased above 4.6 V; shows  $I_{OUT}$  (ch1, 200 mA/div.), LED1 (ch2, 5 V/div.), and PWM/EN (ch3, 5 V/div.), time = 10 µs/div.



# A8514

## Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver

While the IC is being PWM-dimmed, the IC rechecks the disabled LED every time the PWM signal goes high, to prevent false tripping of an LED short event. This also allows some self-correction if an intermittent LED pin short to  $V_{OUT}$  is present.

#### **Overvoltage protection**

The A8514 has overvoltage protection (OVP) and open Schottky diode (D1 in figure 1) protection. The OVP protection has a default level of 8.1 V and can be increased up to 53 V by connecting resistor  $R_{OVP}$  between the OVP pin and  $V_{OUT}$ . When the current into the OVP pin exceeds 199  $\mu$ A (typical), the OVP comparator goes low and the boost stops switching.

The following equation can be used to determine the resistance for setting the OVP level:

where:

$$R_{\rm OVP} = \left( V_{\rm OUTovp} - V_{\rm OVP(th)} \right) / I_{\rm OVPH}$$
(6)

V<sub>OUTovp</sub> is the target overvoltage level,

 $R_{OVP}$  is the value of the external resistor, in  $\Omega$ ,

 $V_{\mbox{OVP}(th)}$  is the pin OVP trip point found in the Electrical Characteristics table, and

 $I_{OVPH}$  is the current into the OVP pin.

There are several possibilities for why an OVP condition would be encountered during operation, the two most common being: a disconnected output, and an open LED string. Examples of these are provided in figures 23 and 24.

Figure 23 illustrates when the output of the A8514 is disconnected from load during normal operation. The output voltage instantly increases up to OVP voltage level and then the boost stops switching to prevent damage to the IC. If the output is drained off, eventually the boost might start switching for a short duration until the OVP threshold is hit again.

Figure 24 displays a typical OVP event caused by an open LED string. After the OVP condition is detected, the boost stops



Figure 23. OVP protection in an output disconnect event; shows V<sub>OUT</sub> (ch1, 10 V/div.), SW node (ch2, 50 V/div.), PWM (ch3, 5 V/div.), and  $I_{OUT}$  (ch4, 200 mA/div.), time = 1 ms/div.



Figure 24. OVP protection in an open LED string event; shows V<sub>OUT</sub> (ch1, 10 V/div.), SW node (ch2, 50 V/div.), PWM (ch3, 5 V/div.), and  $I_{OUT}$  (ch4, 200 mA/div.), time = 500 µs/div.



switching, and the open LED string is removed from operation. Afterwards  $V_{OUT}$  is allowed to fall, and eventually the boost will resume switching and the A8514 will resume normal operation.

A8514 also has built-in secondary overvoltage protection to protect the internal switch in the event of an open diode condition. Open Schottky diode detection is implemented by detecting overvoltage on the SW pin of the device. If voltage on the SW pin exceeds the device safe operating voltage rating, the A8514 disables and remains latched. To clear this fault, the IC must be shut down either by using the PWM/EN signal or by going below the UVLO threshold on the VIN pin. Figure 25 illustrates this. As soon as the switch node voltage (SW) exceeds 60 V, the IC shuts down. Due to small delays in the detection circuit, as well as there being no load present, the switch node voltage will rise above the trip point voltage.

Figure 26 illustrates when the A8514 is being enabled during an open diode condition. The IC goes through all of its initial LED detection and then tries to enable the boost, at which point the open diode is detected.



Figure 25. OVP protection in an open Schottky diode event, while the IC is in normal operation; shows PWM (ch1, 5 V/div.), SW node (ch2, 50 V/div.),  $V_{OUT}$  (ch3, 20 V/div.), and  $I_{OUT}$  (ch4, 200 mA/div.), time = 1 µs/div.



Figure 26. OVP protection when the IC is enabled during an open diode condition; shows PWM (ch1, 5 V/div.), SW node (ch2, 50 V/div.),  $V_{OUT}$  (ch3, 10 V/div.), and I<sub>OUT</sub> (ch4, 200 mA/div.), time = 500 µs/div.



#### Boost switch overcurrent protection

The boost switch is protected with cycle-by-cycle current limiting set at a minimum of 3.0 A. There is also a secondary current limit that is sensed on the boost switch. When detected this current limit immediately shuts down the A8514. The level of this current limit is set above the cycle-by-cycle current limit to protect the switch from destructive currents when the boost inductor is shorted. Various boost switch overcurrent conditions are shown in figures 27 through 29.



Figure 27. Normal operation of the switch node (SW); inductor current (I<sub>L</sub>) and output voltage (V<sub>OUT</sub>) for 9 series LEDs in each of four strings configuration; shows SW node (ch1, 20 V/div.), inductor current I<sub>L</sub> (ch2, 1 A/div.), V<sub>OUT</sub> (ch3, 10 V/div.), and PWM/EN (ch4, 5 V/div.), time = 2 µs/div.



Figure 28. Cycle-by-cycle current limiting; inductor current (yellow trace, I<sub>L</sub>), note reduction in output voltage as compared to normal operation with the same configuration (figure 26); shows SW node (ch1, 20 V/div.), inductor current I<sub>L</sub> (ch2, 1 A/div.), V<sub>OUT</sub> (ch3, 10 V/div.), and PWM/EN (ch4, 5 V/div.), time = 2 µs/div.



Figure 29. Secondary boost switch current limit; when this limit is hit, the A8514 immediately shuts down; shows PWM (ch1, 5 V/div.),  $V_{OUT}$  (ch2, 5 V/div.), SW node (ch3, 50 V/div.), and inductor current I<sub>L</sub> (ch4, 2 A/div.), time = 100 ns/div.



#### Input overcurrent protection and disconnect switch

The primary function of the input disconnect switch is to protect the system and the device from catastrophic input currents during a fault condition. The external circuit implementing the disconnect is shown in figure 30. If the input disconnect switch is not used, the VSENSE pin must be tied to VIN and the GATE pin must be left open.

When selecting the external PMOS, check for the following parameters:

- Drain-source breakdown voltage  $V_{(BR)DSS} > -40$  V
- Gate threshold voltage (make sure it is fully conducting at  $V_{GS} = -4$  V, and cut-off at -1 V)
- $R_{DS(on)}$ : Make sure the on-resistance is rated at  $V_{GS} = -4.5$  V or similar, not at -10 V; derate it for higher temperature

The input disconnect switch has two modes of operation:

• **1× mode** When the input current is between one and two times the preset current limit value, the disconnect switch enters a constant-current mode for a maximum duration of 10,000 cycles or 5 ms at 2 MHz. During this time, the Fault flag is set immediately and the disconnect switch goes into a linear mode of operation, in which the input current will be limited to a value approximate to the 1× current trip point level (figure 31). If the fault corrects itself before the expiration of the timer, the Fault flag will be removed and normal operation will resume.

The user can also during this time decide whether to shut down the A8514. To immediately shut down the device, pull the FSET/ SYNC pin low for more than 7  $\mu$ s. After the FSET/SYNC pin has been low for a period longer than 7  $\mu$ s, the IC will stop switching, the input disconnect switch will open, and the LEDx pins will stop sinking current. The A8514 can be powered-down into low power mode. To do so, disable the IC by keeping the PWM/EN pin low for a period of 32,750 clock cycles. To keep the disconnect switch stable while the disconnect switch is in 1× mode, use a 22 nF capacitor for C<sub>C</sub> and a 20  $\Omega$  resistor for R<sub>C</sub>.





Figure 31. Showing typical wave forms for a 3-A, 1X current limit under a fault condition; shows  $f_{SW}$  = 800 kHz, FAULT (ch1, 5 V/div.),  $I_{IN}$  (ch2, 2 A/ div.), GATE (ch3, 5 V/div.), and PWM/EN (ch4, 5 V/div.), time = 5 ms/div.



Figure 32. 2× mode, secondary overcurrent fault condition.  $I_{IN}$  is the input current through the switch. The Fault flag is set at the 1× current limit, and when the 2× current limit is reached the A8514 disables the gate of the disconnect switch (GATE); shows FAULT (ch1, 5 V/div.), GATE (ch2, 10 V/div.), I<sub>IN</sub> (ch3, 2 A/div.), and PWM/EN (ch4, 5 V/div.), time = 5 µs/div.



Figure 30. Typical circuit (left) with the input disconnect feature implemented, and (right) without the input disconnect feature.



# A8514

## Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver

• **2**× **current limit** If the input current level goes above  $2 \times$  of the preset current limit threshold, the A8514 will shut down in less than 3 µs regardless of user input (figure 32). This is a latched condition. The Fault flag is also set to indicate a fault. This feature is meant to prevent catastrophic failure in the system due to inductor short to ground, switch pin short to ground, or output short to ground.

#### Setting the current sense resistor

The typical threshold for the current sense circuit is 104 mV, when  $R_{ADJ}$  is 0  $\Omega$ . This voltage can be trimmed by the  $R_{ADJ}$  resistor. The typical 1× trip point should be set at about 3 A, which coincides with the cycle-by-cycle current limit minimum threshold.

For example, given 3 A of input current, and the calculated maximum value of the sense resistor,  $R_{SC} = 0.033 \Omega$ .

The  $R_{SC}$  chosen is 0.03  $\Omega$ , a standard.

Also:

$$R_{\rm ADJ} = \left(V_{\rm SENSETRIP} - V_{\rm ADJ}\right) / I_{\rm ADJ}$$
(7)

The trip point voltage is calculated as:

 $V_{ADJ} = 3.0 \text{ A} \times 0.03 \Omega = 0.090 \text{ V}$  $R_{ADJ} = (0.104 - 0.09 \text{ V}) / (20.3 \mu\text{A}) = 731 \Omega$ 

#### Input UVLO

When  $V_{IN}$  and  $V_{SENSE}$  rise above the  $V_{UVLOrise}$  threshold, the A8514 is enabled. A8514 is disabled when  $V_{IN}$  falls below the  $V_{UVLOfall}$  threshold for more than 50 µs. This small delay is used to avoid shutting down because of momentary glitches in the input power supply. When  $V_{IN}$  falls below 4.35 V, the IC will shut down (see figure 33).

#### VDD

The VDD pin provides regulated bias supply for internal circuits. Connect the capacitor  $C_{VDD}$  with a value of 0.1  $\mu$ F or greater to this pin. The internal LDO can deliver no more than 2 mA of current with a typical  $V_{DD}$  of about 3.5 V, enabling this pin to serve as the pull-up voltage for the FAULT pin.

#### Shutdown

If the PWM/EN pin is pulled low for more than  $t_{PWML}(32,750 \text{ clock cycles})$ , the device enters shutdown mode and clears all



Figure 33. Shutdown showing a falling input voltage (V<sub>IN</sub>); shows V<sub>IN</sub> (ch1, 2 V/div.), I<sub>OUT</sub> (ch2, 200 mA/div.), V<sub>DD</sub> (ch3, 5 V/div.), and PWM/EN (ch4, 2 V/div.), time = 5 ms/div.



Figure 34. Shutdown using the enable function, showing the 16 ms delay between the PWM/EN signal and when the VDD and GATE of the disconnect switch turns off; shows GATE (ch1, 10 V/div.),  $I_{OUT}$  (ch2, 200 mA/div.),  $V_{DD}$  (ch3, 5 V/div.), and PWM/EN (ch4, 2 V/div.), time = 5 ms/div.



internal fault registers. As an example, at a 2 MHz clock frequency, it will take approximately 16.3 ms to shut down the IC into the low power mode (figure 34). When the A8514 is shut down, the IC will disable all current sources and wait until the PWM/EN signal goes high to re-enable the IC. If faster shut down is required, the FSET/SYNC pin can be used.

#### Fault protection during operation

The A8514 constantly monitors the state of the system to determine if any fault conditions occur during normal operation. The response to a triggered fault condition is summarized in the Fault Mode table. The possible fault conditions that the device can detect are: Open LED pin, LED pin shorted to ground, shorted inductor,  $V_{OUT}$  short to ground, SW pin shorted to ground, ISET pin shorted to ground, and input disconnect switch source shorted to ground.

Note the following:

- Some of the protection features might not be active during startup, to prevent false triggering of fault conditions.
- $\bullet$  Some of these faults will not be protected if the input disconnect switch is not being used. An example of this is  $V_{OUT}$  short to ground.

#### Fault Mode Table

| Fault Name                                                                    | Туре         | Active | Fault<br>Flag<br>Set | Description                                                                                                                                                                                                                                                                                                                                                                                 | Boost                        | Disconnect<br>switch | Sink<br>driver |
|-------------------------------------------------------------------------------|--------------|--------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------|----------------|
| Primary switch<br>overcurrent protection<br>(cycle-by-cycle<br>current limit) | Auto-restart | Always | No                   | This fault condition is triggered by the cycle-by-<br>cycle current limit, I <sub>SW(LIM)</sub> .                                                                                                                                                                                                                                                                                           | Off for<br>a single<br>cycle | On                   | On             |
| Secondary switch current limit                                                | Latched      | Always | Yes                  | When the current through the boost switch exceeds secondary current SW limit ( $I_{SW(LIM2)}$ ) the device immediately shuts down the disconnect switch, LED drivers, and boost. The Fault flag is set. To reenable the device, the PWM/EN pin must be pulled low for 32,750 clock cycles.                                                                                                  | Off                          | Off                  | Off            |
| Input disconnect<br>current limit                                             | Latched      | Always | Yes                  | The device is immediately shut off if the voltage across the input sense resistor is 2X the preset current value. The Fault flag is set. If the input current limit is between 1X and 2X, the Fault flag is set but the IC will continue to operate normally for $t_{GFAULT1}$ or until it is shut down. To re-enable the device the PWM/EN pin must be pulled low for 32,750 clock cycles. | Off                          | Off                  | Off            |
| Secondary OVP                                                                 | Latched      | Always | Yes                  | Secondary overvoltage protection is used for open diode detection. When diode D1 opens, the SW pin voltage will increase until $V_{OVP(SEC)}$ is reached. This fault latches the IC. The input disconnect switch is disabled as well as the LED drivers, and the Fault flag is set. To re-enable the part the PWM pin must be pulled low for 32,750 clock cycles.                           | Off                          | Off                  | Off            |

Continued on the next page ...



#### Fault Mode Table (continued)

| Fault Name                    | Туре         | Active              | Fault<br>Flag<br>Set | Description                                                                                                                                                                                                                                                                                                               | Boost                           | Disconnect<br>Switch | Sink<br>driver                                          |
|-------------------------------|--------------|---------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------|---------------------------------------------------------|
| LED Pin Short<br>Protection   | Auto-restart | Startup             | No                   | This fault prevents the device from starting-up if<br>either of the LEDx pins are shorted. The device<br>stops soft-start from starting while either of the<br>LEDx pins are determined to be shorted. After the<br>short is removed, soft-start is allowed to start.                                                     | Off                             | On                   | Off                                                     |
| LED Pin open                  | Auto-restart | Normal<br>Operation | No                   | When an LEDx pin is open the device will determine<br>which LED pin is open by increasing the output<br>voltage until OVP is reached. Any LED string not<br>in regulation will be turned off. The device will then<br>go back to normal operation by reducing the output<br>voltage to the appropriate voltage level.     | On                              | On                   | Off for<br>open<br>pins.<br>On<br>for all<br>others.    |
| ISET Short Protection         | Auto-restart | Always              | No                   | This fault occurs when the ISET current goes above<br>150% of the maximum current. The boost will stop<br>switching, the disconnect switch will turn off, and<br>the IC will disable the LED sinks until the fault is<br>removed. When the fault is removed the IC will try<br>to to regulate to the preset LED current.  | Off                             | On                   | Off                                                     |
| FSET/SYNC Short<br>Protection | Auto-restart | Always              | Yes                  | Fault occurs when the FSET/SYNC current goes<br>above 150% of maximum current, about 180 $\mu$ A.<br>The boost will stop switching, the disconnect switch<br>will turn off, and the IC will disable the LED sinks<br>until the fault is removed. When the fault is removed<br>the IC will try to restart with soft-start. | Off                             | Off                  | Off                                                     |
| Overvoltage<br>Protection     | Auto-restart | Always              | No                   | Fault occurs when OVP pin exceeds $V_{OVP(th)}$ threshold. The A8514 will immediately stop switching to try to reduce the output voltage. If the output voltage decreases then the A8514 will restart switching to regulate the output voltage.                                                                           | Stop<br>during<br>OVP<br>event. | On                   | On                                                      |
| LED Short Protection          | Auto-restart | Always              | No                   | Fault occurs when the LED pin voltage exceeds $V_{LEDSC}$ . When the LED short protection is detected the LED string that is above the threshold will be removed from operation.                                                                                                                                          | On                              | On                   | Off for<br>shorted<br>pins.<br>On<br>for all<br>others. |
| Overtemperature<br>Protection | Auto-restart | Always              | No                   | Fault occurs when the die temperature exceeds the overtemperature threshold, 165°C.                                                                                                                                                                                                                                       | Off                             | Off                  | Off                                                     |
| VIN UVLO                      | Auto-restart | Always              | No                   | Fault occurs when $V_{\rm IN}$ drops below $V_{\rm UVLO},3.90$ V maximum. This fault resets all latched faults.                                                                                                                                                                                                           | Off                             | Off                  | Off                                                     |



### APPLICATION INFORMATION

#### **Design Example for Boost Configuration**

This section provides a method for selecting component values when designing an application using the A8514. The resulting design is diagrammed in figure 35.

Assumptions: For the purposes of this example, the following are given as the application requirements:

- $V_{BAT}$ : 10 to 14 V
- Quantity of LED channels, #<sub>CHANNELS</sub>: 4
- Quantity of series LEDs per channel,  $\#_{SERIESLEDS}$ : 10
- $\bullet$  LED current per channel,  $I_{\text{LED}}$ : 60 mA
- V<sub>f</sub> at 60 mA: 3.2 V
- f<sub>SW</sub>: 2 MHz
- T<sub>A</sub>(max): 65°C
- PWM dimming frequency: 200 Hz, 1% duty cycle

Procedure: The procedure consists of selecting the appropriate configuration and then the individual component values, in an ordered sequence.

**Step 1:** Connect LEDs to pins LED1 and LED2.

Step 2: Determining the LED current setting resistor R<sub>ISET</sub>:

$$R_{\rm ISET} = (V_{\rm ISET} \times A_{\rm ISET}) / I_{\rm LED}$$
(7)  
= (1.003 (V) × 653) / 60 mA = 10.92 kΩ

Choose a 11.00  $k\Omega$  resistor.

**Step 3:** Determining the OVP resistor. The OVP resistor is connected between the OVP pin and the output voltage of the converter.

**Step 3a:** The first step is determining the maximum voltage based on the LED requirements. The regulation voltage,  $V_{LED}$ , of the A8514 is 700 mV. A constant term, 2 V, is added to give margin to the design due to noise and output voltage ripple.

$$V_{\text{OUT(OVP)}} = \#_{\text{SERIESLEDS}} \times V_{\text{f}} + V_{\text{LED}} + 2 \text{ (V)}$$
(8)  
= 10 × 3.2 V+ 0.7 V + 2 V  
= 34.7 V

Then the OVP resistor is:

$$R_{\rm OVP} = (V_{\rm OUT(OVP)} - V_{\rm OVP(th)}) / I_{\rm OVPH}$$
(9)  
= (34.7 (V) - 8.1 (V)) / 199 (µA) = 133.67 kΩ

where both  $I_{OVPH}$  and  $V_{OVP(th)}$  are taken from the Electrical Characteristics table.

Chose a value of resistor that is higher value than the calculated  $R_{OVP}$ . In this case a value of 137 k $\Omega$  was selected. Below is the actual value of the minimum OVP trip level with the selected resistor:

$$V_{\text{OUT(OVP)}} = 137 \text{ (k}\Omega) \times 199 \text{ (}\mu\text{A}\text{)} + 8.1 \text{ (V)} = 35.36 \text{ V}$$

**Step 3b:** At this point a quick check must be done to see if the conversion ratio is acceptable for the selected frequency.

$$D_{\text{maxofboost}} = 1 - t_{\text{SWOFFTIME}} \times f_{\text{SW}}$$
 (10)  
= 1 - 68 (ns) × 2.0 (MHz) = 86.4%

where the minimum off-time  $(t_{\mbox{SWOFFTIME}})$  is found in the Electrical Characteristics table.

The Theoretical Maximum  $V_{OUT}$  is then calculated as:

$$V_{\text{OUT}}(\text{max}) = \frac{V_{\text{IN}}(\text{min})}{1 - D_{\text{maxofboost}}} - V_{\text{d}}$$
(11)  
=  $\frac{10 \text{ (V)}}{1 - 0.864} - 0.4 \text{ (V)} = 73.13 \text{ V}$ 

where  $V_d$  is the diode forward voltage.

The Theoretical Maximum  $V_{OUT}$  value must be greater than the value  $V_{OUT(OVP)}$ . If this is not the case, the switching frequency of the boost converter must be reduced to meet the maximum duty cycle requirements.

**Step 4**: Selecting the inductor. The inductor must be chosen such that it can handle the necessary input current. In most applications, due to stringent EMI requirements, the system must operate in continuous conduction mode throughout the whole input voltage range.



Step 4a: Determining the duty cycle, calculated as follows:

$$D(\max) = 1 - \frac{V_{\rm IN}(\min)}{V_{\rm OUT(OVP)} + V_{\rm d}}$$
(12)  
= 1 -  $\frac{10 \,({\rm V})}{10 \,({\rm V})} = 72.04\%$ 

$$-\frac{1}{35.36 (V) + 0.4 (V)} = 7$$

**Step 4b:** Determining the maximum and minimum input current to the system. The minimum input current will dictate the inductor value. The maximum current rating will dictate the current rating of the inductor. First, the maximum input current, given:

$$I_{\text{OUT}} = \#_{\text{CHANNELS}} \times I_{\text{LED}}$$
 (13)  
= 4 × 0.060 (A) = 0.240 A

then:

$$I_{\rm IN}(\rm max) = \frac{V_{\rm OUT(\rm OVP)} \times I_{\rm OUT}}{V_{\rm IN}(\rm min) \times \eta}$$
(14)  
=  $\frac{35.36 \,(\rm V) \times 240 \,(\rm mA)}{10 \,(\rm V) \times 0.90} = 0.94 \,\rm A$ 

where  $\eta$  is efficiency.

Next, calculate minimum input current, as follows:

$$I_{\rm IN}(\rm min) = \frac{V_{\rm OUT(\rm OVP)} \times I_{\rm OUT}}{V_{\rm IN}(\rm max) \times \eta}$$
(15)  
=  $\frac{35.36 \,(\rm V) \times 240 \,(\rm mA)}{14 \,(\rm V) \times 0.90} = 0.67 \,\rm A$ 

A good approximation of efficiency,  $\eta$ , can be taken from the efficiency curves located in the datasheet. A value of 90% is a good starting approximation.

**Step 4c:** Determining the inductor value. To ensure that the inductor operates in continuous conduction mode, the value of the inductor must be set such that the  $\frac{1}{2}$  inductor ripple current is not greater than the average minimum input current. A first past assumes I<sub>ripple</sub> to be 40% of the maximum inductor current:

$$\Delta I_{\rm L} = I_{\rm IN}(\rm max) \times I_{\rm ripple}$$
(16)  
= 0.94 × 0.40 = 0.376 A

then:

$$L = \frac{V_{\rm IN}(\rm min)}{\Delta I_{\rm L} \times f_{\rm SW}} \times D(\rm max)$$
(17)  
=  $\frac{10 (\rm V)}{0.376 (\rm A) \times 2 (\rm MHz)} \times 0.72 = 9.57 \,\mu \rm H$ 

**Step 4d:** Double-check to make sure the  $\frac{1}{2}$  current ripple is less than I<sub>IN</sub>(min):

0.67 A > 0.19 A

$$I_{\rm IN}(\rm min) > 1/_2 \ \Delta I_{\rm L} \tag{18}$$

A good inductor value to use would be  $10 \mu$ H.

**Step 4e:** This step is used to verify that there is sufficient slope compensation for the inductor chosen. The slope compensation value is determined by the following formula:

Slope Compensation = 
$$\frac{3.6 \times f_{SW}}{2 \times 10^6}$$
 = 3.6 A/µs (19)

Next insert the inductor value used in the design:

$$\Delta I_{\text{Lused}} = \frac{V_{\text{IN}}(\min) \times D(\max)}{L_{\text{used}} \times f_{\text{SW}}}$$

$$= \frac{10 \text{ (V)} \times 0.72}{10 (\mu\text{H}) \times 2.0 \text{ (MHz)}} = 0.36 \text{ A}$$
(20)

Calculate the minimum required slope:

Required Slope (min) = 
$$\frac{\Delta I_{\text{Lused}} \times 1 \times 10^{-6}}{\frac{1}{f_{\text{SW}}} \times (1 - D(\text{max}))}$$
 (21)  
=  $\frac{0.36 \text{ (A)} \times 1 \times 10^{-6}}{\frac{1}{2.0 \text{ (MHz)}} \times (1 - 0.72)}$  = 2.57 A/µs

If the minimum required slope is greater than the calculated slope compensation, the inductor value must be increased.

Note: The slope compensation value is in A/ $\mu$ s, and 1×10<sup>-6</sup> is a constant multiplier.

**Step 4f:** Determining the inductor current rating. The inductor current rating must be greater than the  $I_{IN}(max)$  value plus the ripple current  $\Delta I_{I,}$  calculated as follows:

$$L(\min) = I_{\rm IN}(\max) + \frac{1}{2}\Delta I_{\rm Lused}$$
(22)  
= 0.94 (A) + 0.36 (A) / 2 = 1.12 A

**Step 5:** Determining the resistor value for a particular switching frequency. Use the  $R_{FSET}$  values shown in figure 7. For example, a 10 k $\Omega$  resistor will result in a 2 MHz switching frequency.

**Step 6:** Choosing the proper switching diode. The switching diode must be chosen for three characteristics when it is used in LED lighting circuitry. The most obvious two are: current rating of the diode and reverse voltage rating.



The reverse voltage rating should be such that during operation condition, the voltage rating of the device is larger than the maximum output voltage. In this case it is  $V_{OUT(OVP)}$ .

The peak current through the diode is calculated as:

$$I_{dp} = I_{IN}(max) + \frac{1}{2}\Delta I_{Lused}$$
(23)  
= 0.94 (A) + 0.36 (A) / 2 = 1.12 A

The third major component in deciding the switching diode is the reverse current,  $I_R$ , characteristic of the diode. This characteristic is especially important when PWM dimming is implemented. During PWM off-time the boost converter is not switching. This results in a slow bleeding off of the output voltage, due to leakage currents.  $I_R$  can be a large contributor, especially at high temperatures. On the diode that was selected in this design, the current varies between 1 and 100  $\mu$ A.

**Step 7**: Choosing the output capacitors. The output capacitors must be chosen such that they can provide filtering for both the boost converter and for the PWM dimming function. The biggest factors that contribute to the size of the output capacitor are: PWM dimming frequency and PWM duty cycle. Another major contributor is leakage current,  $I_{LK}$ . This current is the combination of the OVP leakage current as well as the reverse current of the switching diode. In this design the PWM dimming frequency is 200 Hz and the minimum duty cycle is 1%. Typically, the voltage variation on the output,  $V_{COUT}$ , during PWM dimming must be less than 250 mV, so that no audible hum can be heard. The capacitance can be calculated as follows:

$$C_{\rm OUT} = I_{\rm LK} \times \frac{1 - D(\min)}{f_{\rm PWM(dimming)} \times V_{\rm COUT}}$$

$$= 200 \ \mu A \ \times \frac{1 - 0.01}{200 \ {\rm Hz} \times 0.250 \ {\rm V}} = 3.96 \ \mu F$$
(24)

A capacitor larger than 3.96  $\mu$ F should be selected due to degradation of capacitance at high voltages on the capacitor. A ceramic 4.7  $\mu$ F 50 V capacitor is a good choice to fulfill this requirement. Corresponding capacitors include:

| Vendor | Value       | Part number        |
|--------|-------------|--------------------|
| Murata | 4.7 µF 50 V | GRM32ER71H475KA88L |
| Murata | 2.2 µF 50 V | GRM31CR71H225KA88L |

The rms current through the capacitor is given by:

$$I_{\text{COUT}}\text{rms} = I_{\text{OUT}} \sqrt{\frac{D(\max) + \frac{\Delta I_{\text{Lused}}}{I_{\text{IN}}(\max) \times 12}}{1 - D(\max)}}$$
(25)  
= 0.240 (A)  $\sqrt{\frac{0.72 + \frac{0.36 \text{ (A)}}{0.94 \text{ (A)} \times 12}}{1 - 0.72}} = 0.39 \text{ A}$ 

The output capacitor must have a current rating of at least 390 mA. The capacitor selected in this design was a 4.7  $\mu$ F 50 V capacitor with a 3 A current rating.

**Step 8:** Selecting input capacitor. The input capacitor must be selected such that it provides a good filtering of the input voltage waveform. To reduce the switching frequency noise, a good rule of thumb is to set the input voltage high frequency ripple  $\Delta V_{IN}$  to be 1% of the minimum input voltage. The minimum input capacitor requirements are as follows:

$$C_{\rm IN} = \frac{\Delta I_{\rm Lused}}{8 \times f_{\rm SW} \times \Delta V_{\rm IN}}$$

$$= \frac{0.36 \, (A)}{8 \times 2 \, (\rm MHz) \times 0.1 \, (V)} = 0.23 \, \mu \rm F$$
(26)

The rms current through the capacitor is given by:

$$C_{\rm IN} \rm rms = \Delta I_{\rm Lused} / \sqrt{12} = 0.104 \, A \tag{27}$$

A good ceramic input capacitor with ratings of 2.2  $\mu$ F 50 V or 4.7  $\mu$ F 50 V will suffice for this application. Corresponding capacitors include:

| Vendor | Value       | Part number        |
|--------|-------------|--------------------|
| Murata | 4.7 µF 50 V | GRM32ER71H475KA88L |
| Murata | 2.2 µF 50 V | GRM31CR71H225KA88L |



*Selecting the electrolytic input capacitor according to dimming transient* 

During a PWM dimming transient, unless an adequate input capacitor is used, the input voltage drops significantly.

The input capacitor ripple current,  $\Delta I$ , during the dimming transient is the same as the input maximum DC current, and can be calculated by:

$$\Delta I = I_{\rm INDC}(\max) = \frac{V_{\rm OUT} \times I_{\rm OUT}}{V_{\rm IN}(\min) \times \eta}$$
(28)

where V<sub>IN</sub>(min) is the minimum input voltage, 10 V.

Consider the case where:  $\eta = 0.88$ ,  $V_{IN}(min) = 10$  V,  $V_{OUT} = 33.1$  V,  $I_{OUT} = 0.24$  A, then:

$$\Delta I = I_{\text{INDC}}(\text{max})$$
  
= (33.1 × 0.24) / (10 × 0.88) = 0.9 A

Allowing V<sub>IN</sub> to drop by  $\Delta V_{IN} = 0.5$  V, and considering the feedback loop bandwidth, or cross over frequency, to be f<sub>C</sub> = 30 kHz, the input drop will last  $\Delta T$ , calculated by :

$$\Delta T = 1/f_{\rm C} = 33 \times 10^{-6} \text{ (second)}$$
 (29)

The required electrolytic capacitor will be:

$$C_{\rm IN} = \frac{(\Delta I \times \Delta T) \times 10^6}{\Delta V_{\rm IN}} = 59.4 \,\mu \text{F}$$
(30)

If this issue is important to the customer, it is recommended to use a 50 V/ 68  $\mu$ F, low ESR value electrolytic capacitor.

**Step 9:** Choosing the input disconnect switch components. Set the input disconnect 1X current limit to 3 A by choosing a sense resistor. The calculated maximum value of the sense resistor is:

$$R_{\rm SC}(\rm max) = V_{\rm SENSEtrip} / 3.0 (A)$$
(31)  
= 0.104 (V) / 3.0 (A) = 0.035 Ω

The  $R_{SC}$  chosen is 0.033  $\Omega$ , a standard.

The trip point voltage must be:

$$V_{ADJ} = 3.0 (A) \times 0.033 (\Omega) = 0.099 (V)$$
  

$$R_{ADJ} = (V_{SENSEtrip} - V_{ADJ}) / I_{ADJ} (typ)$$
(32)  

$$R_{ADJ} = (0.104 (V) - 0.099 (V)) / 20.3 (\mu A) = 246.31 \Omega$$
  
value of 249  $\Omega$  was chosen for this design.

**Step 10:** See appendix A for a detailed description of how to calculate  $R_Z$ ,  $C_Z$ , and  $C_P$ . Using  $L_1 = 10 \mu$ H,  $C_{OUT} = (4.7 \mu F + 2.2 \mu F)$ , and  $f_C = 30$  kHz, the calculation results for  $R_Z$ ,  $C_Z$ , and  $C_P$  are:  $R_Z = 499 \Omega$ ,  $C_Z = 100$  nF, and  $C_P = 320$  pF.



А

Figure 35. The schematic diagram showing calculated values from the design example above.



#### **Design Example for SEPIC Configuration**

This section provides a method for selecting component values when designing an application using the A8514 in SEPIC (Single-Ended Primary-Inductor Converter) circuit. SEPIC topology has the advantage that it can generate a positive output voltage either higher or lower than the input voltage. The resulting design is diagrammed in figure 36.

Assumptions: For the purposes of this example, the following are given as the application requirements:

- $V_{BAT}$ : 6 to 14 V ( $V_{IN}(min)$ : 5 V and  $V_{IN}(max)$ : 16 V)
- Quantity of LED channels, #<sub>CHANNELS</sub>: 4
- Quantity of series LEDs per channel, #<sub>SERIESLEDS</sub>: 4
- LED current per channel,  $I_{LED}$ : 60 mA
- LED V<sub>f</sub> at 60 mA:  $\approx 3.3$  V
- f<sub>SW</sub>: 2 MHz
- T<sub>A</sub>(max): 65°C
- PWM dimming frequency: 200 Hz, 1% duty cycle

Procedure: The procedure consists of selecting the appropriate configuration and then the individual component values, in an ordered sequence.

**Step 1:** Connecting LEDs to LEDx pins. If only some of the LED channels are needed, the unused LEDx pins should be pulled to ground using a  $1.5 \text{ k}\Omega$  resistor.

Step 2: Determining the LED current setting resistor R<sub>ISET</sub>:

$$R_{\text{ISET}} = (V_{\text{ISET}} \times A_{\text{ISET}}) / I_{\text{LED}}$$
(33)  
= (1.003 (V) × 653) / 0.60 (A) = 10.92 kΩ

Choose an 11.00 k $\Omega$  1% resistor.

**Step 3:** Determining the OVP resistor. The OVP resistor is connected between the OVP pin and the output voltage of the converter.

**Step 3a:** The first step is determining the maximum voltage based on the LED requirements. The regulation voltage,  $V_{LED}$ ,

of the A8514 is 700 mV. A constant term, 2 V, is added to give margin to the design due to noise and output voltage ripple.

$$V_{\text{OUT(OVP)}} = \#_{\text{SERIESLEDS}} \times V_{\text{f}} + V_{\text{LED}} + 2 \text{ (V)}$$
(34)  
= 4 × 3.3 (V) + 0.7 (V) + 2 (V) = 15.9 V  
on the OVP resistor is:

Then the OVP resistor is:

$$R_{\rm OVP} = (V_{\rm OUT(OVP)} - V_{\rm OVP(th)}) / I_{\rm OVPH}$$
(35)  
= (15.9 (V) - 8.1 (V)) / 0.199 (mA) = 39.196 kΩ

where both  $I_{\rm OVPH}$  and  $V_{\rm OVP(th)}$  are taken from the Electrical Characteristics table.

In this case a value of 39.2 k $\Omega$  was selected. Below is the actual value of the minimum OVP trip level with the selected resistor:

$$V_{\text{OUT(OVP)}} = 39.2 \text{ (k}\Omega) \times 0.199 \text{ (mA)} + 8.1 \text{ (V)} = 15.9 \text{ V}$$

**Step 3b:** At this point a quick check must be done to determine if the conversion ratio is acceptable for the selected frequency.

$$D_{max} = 1 - t_{SWOFFTIME} \times f_{SW}$$
 (36)  
= 1 - 68 (ns) × 2 (MHz) = 86.4%

where the minimum off-time  $(t_{\text{SWOFFTIME}})$  is found in the Electrical Characteristics table.

The Theoretical Maximum  $V_{OUT}$  is then calculated as:

$$V_{\text{OUT}}(\text{max}) = V_{\text{IN}}(\text{min}) \times \frac{D_{\text{max}}}{1 - D_{\text{max}}} - V_{\text{d}}$$
 (37)  
= 5 (V) ×  $\frac{0.86}{1 - 0.86} - 0.4$  (V) = 30.3 V

where  $V_d$  is the diode forward voltage.

The Theoretical Maximum  $V_{OUT}$  value must be greater than the value  $V_{OUT(OVP)}$ . If this is not the case, it may be necessary to reduce the frequency to allow the boost to convert the voltage ratios.

**Step 4:** Selecting the inductor. The inductor must be chosen such that it can handle the necessary input current. In most applica-



tions, due to stringent EMI requirements, the system must operate in continuous conduction mode throughout the whole input voltage range.

Step 4a: Determining the duty cycle, calculated as follows:

$$D(\max) = \frac{V_{OUT(OVP)} + V_d}{V_{IN}(\min) + V_{OUT(OVP)} + V_d}$$
(38)  
=  $\frac{15.9 (V) + 0.4 (V)}{5 (V) + 15.9 (V) + 0.4 (V)} = 76.5\%$ 

**Step 4b**: Determining the maximum and minimum input current to the system. The minimum input current will dictate the inductor value. The maximum current rating will dictate the current rating of the inductor. First, the maximum input current, given:

$$I_{\text{OUT}} = \#_{\text{CHANNELS}} \times I_{\text{LED}}$$
 (39)  
= 4 × 0.060 (A) = 0.240 A

then:

$$I_{\rm IN}(\rm max) = \frac{V_{\rm OUT(\rm OVP)} \times I_{\rm OUT}}{V_{\rm IN}(\rm min) \times \eta}$$
(40)  
=  $\frac{15.9 \, (\rm V) \times 0.24 \, (\rm A)}{5 \, (\rm V) \times 0.90} = 0.848 \, \rm A$ 

where  $\eta$  is efficiency.

Next, calculate minimum input current, as follows:

$$I_{\rm IN}(\min) = \frac{V_{\rm OUT(OVP)} \times I_{\rm OUT}}{V_{\rm IN}(\max) \times \eta}$$
(41)  
=  $\frac{15.9 \, (\rm V) \times 0.24 \, (\rm A)}{16 \, (\rm V) \times 0.90} = 0.265 \,\rm A$ 

**Step 4c:** Determining the inductor value. To ensure that the inductor operates in continuous conduction mode, the value of the inductor must be set such that the  $\frac{1}{2}$  inductor ripple current is not greater than the average minimum input current. As a first pass assume I<sub>ripple</sub> to be 30% of the maximum inductor current:

$$\Delta I_{\rm L} = I_{\rm IN}({\rm max}) \times I_{\rm ripple}$$

$$= 0.848 \times 0.30 = 0.254 \, {\rm A}$$

$$(42)$$

then:

$$L = \frac{V_{\rm IN}(\rm min)}{\Delta I_{\rm L} \times f_{\rm SW}} \times D(\rm max)$$
(43)  
=  $\frac{5 (\rm V)}{0.254 (\rm A) \times 2 (\rm MHz)} \times 0.765 = 7.53 \,\mu \rm H$ 

**Step 4d:** Double-check to make sure the  $\frac{1}{2}$  current ripple is less than I<sub>IN</sub>(min):

$$I_{\rm IN}(\rm min) > 1/_2 \ \Delta I_{\rm L} \tag{44}$$

A good inductor value to use would be 10 µH.

**Step 4e:** Next insert the inductor value used in the design to determine the actual inductor ripple current:

0.265 A > 0.127 A

$$\Delta I_{\text{Lused}} = \frac{V_{\text{IN}}(\text{min}) \times D(\text{max})}{L_{\text{used}} \times f_{\text{SW}}}$$

$$= \frac{5 \text{ (V)} \times 0.765}{10 (\mu\text{H}) \times 2.0 (\text{MHz})} = 0.191 \text{ A}$$
(45)

**Step 4f:** Determining the inductor current rating. The inductor current rating must be greater than the  $I_{IN}(max)$  value plus half of the ripple current  $\Delta I_L$ , calculated as follows:

$$L(\min) = I_{\rm IN}(\max) + \frac{1}{2}\Delta I_{\rm Lused}$$
(46)  
= 0.848 (A) + 0.096 (A) = 0.944 A

**Step 5:** Determining the resistor value for a particular switching frequency. Use the  $R_{FSET}$  values shown in figure 7. For example, a 10 k $\Omega$  resistor will result in a 2 MHz switching frequency.

**Step 6:** Choosing the proper switching diode. The switching diode must be chosen for three characteristics when it is used in LED lighting circuitry. The most obvious two are: current rating of the diode and reverse voltage rating.



The reverse breakdown voltage rating for the output diode in a SEPIC circuit should be:

$$V_{\rm BD} > V_{\rm OUT(OVP)}(\rm max) + V_{\rm IN}(\rm max)$$

$$> 15.9 (V) + 16 (V) = 31.9 V$$
(47)

because the maximum output voltage in this case is  $V_{OUT(OVP)}$ .

The peak current through the diode is calculated as:

$$I_{dp} = I_{IN}(max) + \frac{1}{2}\Delta I_{Lused}$$
(48)  
= 0.848 (A) + 0.096 (A) = 0.944 A

The third major component in deciding the switching diode is the reverse current,  $I_R$ , characteristic of the diode. This characteristic is especially important when PWM dimming is implemented. During PWM off-time the boost converter is not switching. This results in a slow bleeding off of the output voltage, due to leakage currents.  $I_R$  can be a large contributor, especially at high temperatures. On the diode that was selected in this design, the current varies between 1 and 100  $\mu$ A. It is often advantageous to pick a diode with a much higher breakdown voltage, just to reduce the reverse current. Therefore for this example, pick a diode rated for a  $V_{BD}$  of 60 V, instead of just 40 V.

**Step 7**: Choosing the output capacitors. The output capacitors must be chosen such that they can provide filtering for both the boost converter and for the PWM dimming function. The biggest factors that contribute to the size of the output capacitor are: PWM dimming frequency and PWM duty cycle. Another major contributor is leakage current,  $I_{LK}$ . This current is the combination of the OVP leakage current as well as the reverse current of the switching diode. In this design the PWM dimming frequency is 200 Hz and the minimum duty cycle is 1%. Typically, the voltage variation on the output,  $V_{COUT}$ , during PWM dimming must be less than 250 mV, so that no audible hum can be heard. The capacitance can be calculated as follows:

$$C_{\rm OUT} = I_{\rm LK} \times \frac{1 - D(\min)}{f_{\rm PWM(dimming)} \times V_{\rm COUT}}$$
(49)  
= 200 (µA) ×  $\frac{1 - 0.01}{200 (\rm Hz) \times 0.250 (\rm V)}$  = 3.96 µF

A capacitor larger than  $3.96 \ \mu\text{F}$  should be selected due to degradation of capacitance at high voltages on the capacitor. Select a  $4.7 \ \mu\text{F}$  capacitor for this application.

The rms current through the capacitor is given by:

$$I_{\text{COUT}}\text{rms} = I_{\text{OUT}} \sqrt{\frac{D(\text{max})}{1 - D(\text{max})}}$$

$$= 0.240 \text{ (A)} \sqrt{\frac{0.765}{1 - 0.765}} = 0.433 \text{ A}$$
(50)

The output capacitor must have a ripple current rating of at least 500 mA. The capacitor selected for this design is a 4.7  $\mu$ F 50 V capacitor with a 1.5 A current rating.

**Step 8**: Selecting input capacitor. The input capacitor must be selected such that it provides a good filtering of the input voltage waveform. A estimation rule is to set the input voltage ripple,  $\Delta V_{IN}$ , to be 1% of the minimum input voltage. The minimum input capacitor requirements are as follows:

$$C_{\rm IN} = \frac{\Delta I_{\rm Lused}}{8 \times f_{\rm SW} \times \Delta V_{\rm IN}}$$

$$= \frac{0.191 \, (A)}{8 \times 2 \, ({\rm MHz}) \times 0.05 \, ({\rm V})} = 0.24 \, \mu {\rm F}$$
(51)

The rms current through the capacitor is given by:

$$C_{\rm IN} {\rm rms} = \frac{\Delta I_{\rm Lused}}{\sqrt{12}}$$
 (52)  
=  $\frac{0.191 \, ({\rm A})}{\sqrt{12}} = 0.055 \, {\rm A}$ 

A good ceramic input capacitor with a rating of 2.2  $\mu F$  25 V will suffice for this application.



**Step 9:** Selecting coupling capacitor  $C_{SW}$ . The minimum capacitance of  $C_{SW}$  is related to the maximum voltage ripple allowed across it:

$$C_{SW} = \frac{I_{OUT} \times D_{MAX}}{\Delta V_{SW} \times f_{SW}}$$

$$= \frac{0.24 \text{ (A)} \times 0.765}{0.1 \text{ (V)} \times 2 \text{ (MHz)}} = 0.92 \,\mu\text{F}$$
(53)

The rms current requirement of the coupling capacitor is given by:

$$I_{\rm CSW} {\rm rms} = I_{\rm IN}({\rm max}) \sqrt{\frac{1 - D({\rm max})}{D({\rm max})}}$$
 (54)  
= 0.848 (A) $\sqrt{\frac{1 - 0.765}{0.765}} = 0.47 {\rm A}$ 

The voltage rating of the coupling capacitor must be greater than  $V_{IN}(max)$ , or 16 V in this case. A ceramic capacitor rated for 2.2  $\mu$ F 25 V will suffice for this application.



Figure 36. Typical application showing SEPIC configuration, with accurate input current sense, and VSENSE to ground protection.



### Package LP, 20-Pin TSSOP with Exposed Thermal Pad





35

#### **Revision History**

| Number | Date            | Description                                         |
|--------|-----------------|-----------------------------------------------------|
| 5      | May 20, 2013    | Update application information, add appendix A      |
| 6      | October 1, 2015 | Added figure 11, and renumbered subsequent figures  |
| 7      | March 1, 2017   | Corrected SYNC Input Logic Voltage values on page 6 |

Copyright ©2017, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com



# A8514

### Wide Input Voltage Range, High Efficiency Fault Tolerant LED Driver

#### Appendix A. Feed Back Loop Components Calculation for Peak Current Control Boost Converter Used in LED Drivers Applications

This appendix provides an examination of the factors involved in calculating the transfer function of a peak current controlled boost converter, an output to control transfer function, and recommendations for stabilizing the feedback loop closed system. An example of a complete small signal model of a peak-currentmode boost converter is shown in figure A-2. The A8514 is an example of a boost converter that drives 4 LED strings with 10 LEDs in each string.

#### **Power Stage Transfer Function**

Using a frequency-based model, the transfer function (control to output) of boost power stage peak-current control is given by the following equation:

$$T_{\rm p}(\mathbf{f}) = A_{\rm p} \times \frac{\left(1 + \frac{2 \times \pi \times f \times j}{\omega_{\rm Z}}\right) \times \left(1 - \frac{2 \times \pi \times f \times j}{\omega_{\rm RHP}}\right)}{\left(1 + \frac{2 \times \pi \times f \times j}{\omega_{\rm p}}\right) \times \left(1 + \frac{2 \times \pi \times f \times j}{Q_{\rm D} \times \omega_{\rm S}} - \frac{(2 \times \pi \times f \times j)^2}{\omega_{\rm S}^2}\right)}$$
(A-1)

A<sub>P</sub> is the DC gain,

- $\omega_Z$  is the angular frequency of the output capacitor ESR zero,  $f_Z$ ,
- $\omega_{\text{RHP}}$  is the angular frequency of the right-half plane zero,  $f_{\text{RHP}}$ ,
- $\omega_{\rm P}$  is the angular frequency of the output load pole,  $f_{\rm P}$ ,
- $Q_{\rm D}$  is the inductor peak current sampling double pole quality or damping factor, and

 $\omega_{\text{S}}$  is the double-pole angular frequency oscillation.

Figure A-1 shows the plot of the power stage logarithmic transfer function as gain,  $G_{P(f)}$ , versus frequency. with  $G_{P(f)}$  given by:

$$G_{\rm P}({\rm f}) = 20 \times \log(|T_{\rm P}({\rm f})|) \tag{A-2}$$

The next sections define the components of  $T_{p}(f)$ .

 $A_P$ , DC gain The DC gain is defined as follows:

$$A_{\rm P} = \frac{1 - D(\text{nom})}{R_{\rm I}} \times \frac{R_{\rm S} \times R_{\rm EQ}}{R_{\rm S} + R_{\rm D} + R_{\rm EQ}}$$
(A-3)

where

• D is the PWM duty cycle, calculated as:

$$D(\text{nom}) = (V_{\text{OUT}} - V_{\text{IN}}(\text{nom})) / V_{\text{OUT}}$$
(A-4)

where

$$V_{\rm OUT} = N_{\rm L} \times V_{\rm f} + V_{\rm REG} + V_{\rm D}$$
 (A-5)

and

- N<sub>L</sub> is the quantity of LEDs per string, V<sub>f</sub> is the nominal forward voltage drop for each LED diode,
- V<sub>REG</sub> is the current sink regulated voltage for each LED string, and

V<sub>D</sub> is the Schottky diode forward voltage drop.

- R<sub>I</sub> is the current sense resistor, which is connected in series with the boost power switch,
- R<sub>S</sub> is the LED sink pin sense resistor, which is usually located inside the IC and can be calculated from the following equation:

$$R_{\rm S} = V_{\rm REG} / I_{\rm LED}$$
 (A-6)  
where I<sub>LED</sub> is the current through one LED string,



Figure A-1. Plot of power stage transfer function versus frequency



A-1

•  $R_{EQ}$  is the output nominal operating resistance, which is given by the following equation:

$$R_{\rm EQ} = V_{\rm OUT} / I_{\rm LEDT} \tag{A-7}$$

where  $I_{\text{LEDT}}$  is the total output current through all LED strings:

$$I_{\text{LEDT}} = N_{\text{S}} \times I_{\text{LED}} \tag{A-8}$$

and  $N_{\mbox{\scriptsize S}}$  is the total quantity of LED strings, and

• R<sub>D</sub> is the total dynamic resistance of an LED string, which can be taken from the datasheets of the LEDs being used, or measured in the lab, as follows:

1. Apply a voltage,  $V_1$ , from one end of an LED string to the other end.

- 2. Measure the current,  $I_1$ , through the string.
- 3. Repeat for another voltage,  $V_2$ , and measure the current,  $I_2$ .

$$R_{\rm D} = (V_2 - V_1) / (I_2 - I_1) \tag{A-9}$$

 $Q_D$ , inductor peak current sampling double pole quality

$$Q_{\rm D} = \frac{1}{\pi \times [0.5 - D(\text{nom}) + (1 - D(\text{nom})) \times \text{IFSC}]}$$
(A-10)

where

IFSC is the implemented factor of inductor slope compensation, and is given by:

$$IFSC = (ISC / CSC) \times FSC \qquad (A-11)$$

and

ISC is the IC implemented slope compensation in  $A/\mu s$ , which can be taken from the IC datasheet, and

CSC is the calculated slope compensation also in  $A/\mu s$ , given by:

$$CSC = \frac{\Delta I \times FSC \times 10^{-6}}{(1/f_{SW}) \times (1 - D(\max))}$$
(A-12)

and

$$\Delta I = (V_{\rm IN}(\min) \times D(\max)) / L_1 \times f_{\rm SW}, \text{ and } (A-13)$$

FSC is the Ridley's factor slope compensation, given by:

$$FSC = 1 - 0.18 / D(max)$$
 (A-14)

 $\omega_{Z}$  , angular frequency of the output capacitor ESR zero,  $f_{7}$ 

$$\omega_Z = 1 / (\text{ESR} \times C_{\text{OUT}})$$
 (A-15)

(A-16)

 $ω_{RHP}$ , angular frequency of the right-half plane zero,  $f_{RHP}$  $ω_{RHP} = R_{FO} / (1 - D(max))^2 × L_I)$ 

where

$$D(\max) = (V_{OUT} - V_{IN}(\min)) / V_{OUT}$$
(A-17)

 $\omega_P$ , angular frequency of the output load pole,  $f_P$ 

$$\omega_{\rm P} = \frac{R_{\rm S} + R_{\rm D} + R_{\rm EQ}}{(R_{\rm S} + R_{\rm D} + \text{ESR}) \times R_{\rm EQ} \times C_{\rm OUT}}$$
(A-18)

 $\omega_S$  , angular frequency oscillation of the double pole that occurs at half of the switching frequency,  $f_{SW}$ 

$$\omega_{\rm S} = \pi \times f_{\rm SW} \tag{A-19}$$

#### **Output to Control Transfer Function**

When using peak current mode control for a DC-to-DC converter, a type II PI error amplifier compensation circuit is sufficient to stabilize the converter. For controlling the current sink voltage and as a result controlling the output, the A8514 IC uses a high bandwidth transconductance amplifier, shown as A1 in figure A-2.

A transconductance amplifier is actually a voltage-controlled current source. It converts any error voltage at its input pins to a current flowing out of its output pin at  $V_C$ . The transconductance gain of the error amplifier, g, is defined as:

$$g = I_{\rm AMP} / V_{\rm error}$$
(A-20)

In figure A-2,  $R_{AMP}$  represents the output impedance of the transconductance amplifier (A1).  $R_{AMP}$  usually has a high value and it is neglected in the calculation of the error amplifier transfer function.

 $R_Z$ ,  $C_Z$ , and  $C_P$  represent the external Type II compensation network. From an AC point of view, the non-inverting pin of A1 is connected to a DC reference voltage,  $V_{REG}$ , which is a virtual



AC ground. Therefore, the transfer function of the compensation circuit is derived as follows:

$$T_{\rm EA}(f) = \frac{V_{\rm C}(f)}{V_{\rm OUT}(f)}$$
(A-21)

$$= \frac{-1 \times I_{AMP} \times Z_{C}(f)}{V_{ERROR} \times \left(\frac{R_{S} + R_{D}}{R_{S}}\right)}$$
(A-22)

applying equation A-20:

=

$$T_{\rm EA}(f) = -1 \times \left(\frac{R_{\rm S} \times g}{R_{\rm S} + R_{\rm D}}\right) \times Z_{\rm C}(f)$$
(A-23)

where

$$Z_{\rm C}(f) = \frac{\left(R_{\rm Z} + \frac{1}{2 \times \pi \times f \times j \times C_{\rm Z}}\right) \times \left(\frac{1}{2 \times \pi \times f \times j \times C_{\rm P}}\right)}{\left(R_{\rm Z} + \frac{1}{2 \times \pi \times f \times j \times C_{\rm Z}}\right) + \left(\frac{1}{2 \times \pi \times f \times j \times C_{\rm P}}\right)} \quad (A-24)$$

Figure A-3 shows the logarithmic transfer function for the output to control compensation circuit, with gain,  $G_{EA}(f)$ . given by:

$$G_{\rm EA}(\mathbf{f}) = 20 \times \log(|T_{\rm EA}(\mathbf{f})|) \tag{A-25}$$

The transfer function has a single pair of pole and zero in addi-

tion to the pole at the origin. The pole at the origin is defined by  $C_P$  and  $R_{AMP}$ . The zero is defined by  $R_Z$  and  $C_Z$ . The zero frequency location is selected to compensate or cancel the power train load pole. It is defined by:

$$f_{\text{ZEA}} = 1/(2 \times \pi \times R_Z \times C_Z) \tag{A-26}$$







Figure A-2. Small signal model of a peak-current-mode boost converter; the four strings of the A8514 are represented by one string in this example



The error amplifier pole frequency is selected to compensate for or cancel the power train ESR zero. This is the case if the frequency of the ESR zero is small or below the switching frequency. Otherwise, it is selected to be at half switching frequency. This pole frequency determines the end of mid-band gain of the error amplifier transfer function, so it ensures that the closed loop system cross-over frequency is below half switching frequency, which is important for stability issues. The pole frequency is defined by:

$$f_{\text{PEA}} = \frac{1}{2 \times \pi \times R_Z \times \left(\frac{C_Z \times C_P}{C_Z + C_P}\right)}$$
(A-27)

#### Stabilizing the Closed Loop System

In this section, calculations are provided for selecting optimal  $R_Z$ ,  $C_Z$ , and  $C_P$ . The closed loop system will be stable if the total system transfer function rolls off while crossing over at a phase margin of approximately 90° or -20 dB per decade. It is recommended that the phase margin does not fall below 45°. For higher stability, the cross over frequency should be much less than the right half plane zero and smaller than half of the switching frequency.

To achieve that, first fix the mid-band gain of the error amplifier transfer function. Make it equal in value to the power train gain at the cross over frequency, but negative so the total closed loop gain will be 0 dB. Then position the compensation pole and zero. Here are step-by-step procedures on how to calculate the compensation network components:

1. Calculate  $R_Z$  such that the negative mid-band gain of the error amplifier will be equal to the power train gain at the required system bandwidth or cross over frequency.

1a. Calculate the cross over frequency to be much less than the RHP zero and lower than the half-switching frequency. A 20 to 30 kHz cross over frequency is appropriate for LED applications, calculated as follows:

$$f_{\rm C} = 0.015 \times f_{\rm SW}$$
 (A-28)

1b. Calculate, or preferably measure, the power train gain at  $f_C$ , which is  $G_P(f_C)$ , then multiply it by -1.

1c. To compensate for the difference from the error amplifier gain at  $f_{ZEA}$  and the actual mid-band gain, subtract an additional 3 dB:

$$-G_{\rm P}({\rm f_{\rm C}}) - 3 \, {\rm dB}$$
 (A-29)

1d. Convert the calculated gain to a linear gain:

$$10^{\left(\frac{-G_{\rm P}(f_{\rm C})-3}{20}\right)} \tag{A-29}$$

1e. Calculate R<sub>Z</sub>:

$$R_{Z} = \frac{10^{\left(\frac{-G_{\rm P}(f_{\rm C}) - 3}{20}\right)}}{g \times \left(\frac{R_{\rm S}}{R_{\rm S} + R_{\rm D}}\right)} \tag{A-30}$$

#### 2. Select a value for C<sub>Z</sub>.

2a. Calculate the frequency for the error-amplifier compensation zero,  $f_{ZEA}$ . This zero should cancel the dominant low frequency pole of power train. Therefore,  $f_{ZEA}$  should be close to  $f_P$ . Usually it is selected to be  $^{1}\!/_{5}$  to  $^{1}\!/_{10}$  of  $f_C$ :

$$f_{\rm ZEA} = f_{\rm C} / 10$$
 (A-31)

2b. Cz can be calculated by applying equation A-26:

$$C_{\rm Z} = 1 / (2 \times \pi \times R_{\rm Z} \times f_{\rm ZEA}) \tag{A-32}$$

3. Select a value for  $C_P$ .

3a. Select a frequency for the error-amplifier compensation pole,  $f_{PEA}$ . This pole determines the error-amplifier end of the mid-band region. It is selected to cancel the power train ESR zero. However, if ceramic capacitors are used at the output, the ESR zero will be at very high frequency. In this case, the  $f_{PEA}$  is selected to be at half of the switching frequency to ensure that  $f_C$  is at lower than half the switching frequency and as a result a higher phase margin can be achieved.  $f_{PEA}$  is given by:

$$f_{\rm PEA} = 0.5 \times f_{\rm SW} \tag{A-33}$$

3b. C<sub>P</sub> can be calculated by applying equation A-27:

$$C_{\rm P} = \frac{C_Z}{2 \times \pi \times R_Z \times C_Z \times f_{\rm PEA} - 1}$$
(A-34)



The closed-loop system transfer function is given by:

$$T_{\rm S}(f) = T_{\rm P}(f) \times T_{\rm EA}(f) \tag{A-35}$$

The closed-loop system logarithmic transfer function gain is given by:

$$G_{\rm S}(f) = 20 \times \log(|T_{\rm S}(f)|) \tag{A-36}$$

Figure A-4 shows the closed loop logarithmic transfer function as

gain versus frequency. As shown in figure A-4, if the above methods are implemented the transfer function rolls off while crossing over with around a -20 dB per decade, which results in around a  $90^{\circ}$  phase margin.

Finally, it is recommended to measure the gain and phase margin of the whole system closed loop. If necessary, the compensation components values could be tweaked to obtain the required cross over frequency and phase margin.



Figure A-4. Plot of the whole system closed loop transfer function gain versus frequency, with a cross over frequency,  $f_C$ , of 30 kHz



A-5

#### Measuring the Feedback Loop Gain and Phase Margin

It is always necessary to measure the feedback loop gain and phase margin of a power converter to make sure the converter runs stably and responds quickly to line or load transients. In addition, to calculate the feedback-loop component values, it is necessary first to calculate or preferably to measure only the power-stage transfer function at the required cross over frequency. Below, one method for measuring the power-stage and the closed-loop whole system transfer functions is presented.

#### Power Stage Transfer Function Measurement

The power stage or control to output transfer function can be measured using any gain/phase analyzer. Figure A-5 shows a block diagram for the whole closed-loop system. To measure the powerstage transfer function, implement the following steps:

1. First, temporarily, use a large value capacitor for  $C_Z$ , say 4.7  $\mu$ F, and a small value resistor for  $R_Z$ , say 100  $\Omega$ , to roll-off the

control loop at very low frequency.

2. On the PCB cut the trace between VOUT and the LED strings.

3. Connect a 10  $\Omega$  resistor from VOUT to the LED strings.

4. Connect the sweeping signal,  $V_S$ , leads from the spectrum analyzer line (red) to VOUT and the neutral (black) to the LED string, across the 10  $\Omega$  resistor.

5. Hook the voltage probe V2 (red) to VOUT (B1) and the ground lead to PCB GND.

6. Hook the voltage probe V1 (blue) to  $V_C$ , so the gain would be  $G_P(f) = B1 / A2$ .

7. Run the sweep.

8. When the sweep is completed, to read the power stage gain  $G_P(f_C)$  at the selected frequency,  $f_C$ , place the analyzer screen cursor at that frequency.



Figure A-5. Simplified block diagram for the closed-loop whole system to show how to measure the gain of the power stage or closed-loop system gain and phase margin



# Whole Closed-Loop System Transfer Function Gain and Phase Margin Measurement

The closed-loop whole system transfer function gain and phase margin can be measured using the following steps:

1. Change  $R_Z$ ,  $C_Z$ , and  $C_P$  to be the same as the calculated values.

2. Follow same steps 2 through 5, shown above.

3. Hook the voltage probe V1 (blue) to A1, so the gain would be  $G_S(f) = B1/A1$ .

4. Run the sweep.

5. When the sweep is completed, to read the phase margin at the cross over frequency,  $f_C$ , place the analyzer screen cursor at  $f_C$ .

6. To read the gain margin, place the analyzer screen cursor where the phase margin is zero.

The whole system closed loop is considered stable if the phase margin is larger than  $45^{\circ}$ . It is also recommended to have the gain margin as large as possible. Larger than around -7 dB is sufficient.

