C10GX51002 | 2017.11.10 Latest document on the web: PDF | HTML # **Contents** | el® Cyclone® 10 GX Device Datasheet | | |--------------------------------------------------------------------|----| | Electrical Characteristics | | | Operating Conditions | | | Switching Characteristics | | | Transceiver Performance Specifications | | | Core Performance Specifications | 2 | | Periphery Performance Specifications | | | Configuration Specifications | | | POR Specifications | | | JTAG Configuration Timing | | | FPP Configuration Timing | | | AS Configuration Timing | 4 | | DCLK Frequency Specification in the AS Configuration Scheme | | | PS Configuration Timing | | | Initialization | | | Configuration Files | 5 | | Minimum Configuration Time Estimation | 5 | | Remote System Upgrades | | | User Watchdog Internal Circuitry Timing Specifications | 5 | | I/O Timing | | | Programmable IOE Delay | 5 | | Glossary | | | Document Revision History for Intel Cyclone 10 GX Device Datasheet | 59 | This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Intel® Cyclone® 10 GX devices. Intel Cyclone 10 GX devices are offered in extended and industrial grades. Extended devices are offered in -E5 (fastest) and - E6 speed grades. Industrial grade devices are offered in the -I5 and -I6 speed grades. #### **Related Links** Intel Cyclone 10 GX Device Overview Provides more information about the densities and packages in the Intel Cyclone 10 GX devices. #### **Electrical Characteristics** The following sections describe the operating conditions and power consumption of Intel Cyclone 10 GX devices. ### **Operating Conditions** Intel Cyclone 10 GX devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Intel Cyclone 10 GX devices, you must consider the operating requirements described in this section. ### **Absolute Maximum Ratings** This section defines the maximum operating conditions for Intel Cyclone 10 GX devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. #### Caution: Conditions outside the range listed in the following table may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. ISO 9001:2008 Registered Table 1. Absolute Maximum Ratings for Intel Cyclone 10 GX Devices | Symbol | Description | Condition | Minimum | Maximum | Unit | |----------------------|------------------------------------------------------------------------|-----------|---------|---------|------| | V <sub>CC</sub> | Core voltage power supply | _ | -0.50 | 1.21 | V | | V <sub>CCP</sub> | Periphery circuitry and transceiver fabric interface power supply | _ | -0.50 | 1.21 | V | | V <sub>CCERAM</sub> | Embedded memory power supply | _ | -0.50 | 1.36 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology and I/O pre-driver | _ | -0.50 | 2.46 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | _ | -0.50 | 2.46 | V | | V <sub>CCPGM</sub> | Configuration pins power supply | (1) | -0.50 | 2.46 | V | | V <sub>CCIO</sub> | I/O buffers power supply | 3 V I/O | -0.50 | 4.10 | V | | | | LVDS I/O | -0.50 | 2.46 | V | | V <sub>CCA_PLL</sub> | Phase-locked loop (PLL) analog power supply | _ | -0.50 | 2.46 | V | | V <sub>CCT_GXB</sub> | Transmitter power supply | _ | -0.50 | 1.34 | V | | V <sub>CCR_GXB</sub> | Receiver power supply | _ | -0.50 | 1.34 | V | | V <sub>CCH_GXB</sub> | Transceiver output buffer power supply | _ | -0.50 | 2.46 | V | | I <sub>OUT</sub> | DC output current per pin | _ | -25 | 25 | mA | | T <sub>3</sub> | Operating junction temperature | _ | -55 | 125 | °C | | T <sub>STG</sub> | Storage temperature (no bias) | _ | -65 | 150 | °C | ## **Maximum Allowed Overshoot and Undershoot Voltage** During transitions, input signals may overshoot to the voltage listed in the following table and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 2.70 V for LVDS I/O can only be at 2.70 V for ~4% over the lifetime of the device. $<sup>^{(1)}</sup>$ The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os. #### Table 2. Maximum Allowed Overshoot During Transitions for Intel Cyclone 10 GX Devices This table lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The LVDS I/O values are applicable to the VREFP\_ADC and VREFN\_ADC I/O pins. | Symbol | Description | Conditi | ion (V) | Overshoot Duration as % at T <sub>J</sub> = 100°C | Unit | |---------------------|------------------|--------------|---------|---------------------------------------------------|------| | | | LVDS I/O (2) | 3 V I/O | | | | V <sub>i</sub> (AC) | AC input voltage | 2.50 | 3.80 | 100 | % | | | | 2.55 | 3.85 | 42 | % | | | | 2.60 | 3.90 | 18 | % | | | | 2.65 | 3.95 | 9 | % | | | | 2.70 | 4.00 | 4 | % | | | | > 2.70 | > 4.00 | No overshoot allowed | % | #### **Recommended Operating Conditions** This section lists the functional operation limits for the AC and DC parameters for Intel Cyclone 10 GX devices. #### **Recommended Operating Conditions** #### Table 3. Recommended Operating Conditions for Intel Cyclone 10 GX Devices This table lists the steady-state voltage values expected from Intel Cyclone 10 GX devices. Power supply ramps must all be strictly monotonic, without plateaus. | Symbol | Description | Condition | Minimum <sup>(3)</sup> | Typical | Maximum <sup>(3)</sup> | Unit | | | | |--------------------|-------------------------------------------------------------------|-----------|------------------------|---------|------------------------|------|--|--|--| | V <sub>CC</sub> | Core voltage power supply | _ | 0.87 | 0.9 | 0.93 | V | | | | | V <sub>CCP</sub> | Periphery circuitry and transceiver fabric interface power supply | _ | 0.87 | 0.9 | 0.93 | V | | | | | V <sub>CCPGM</sub> | Configuration pins power supply | 1.8 V | 1.71 | 1.8 | 1.89 | V | | | | | | continued. | | | | | | | | | <sup>(2)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os. <sup>(3)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. | Symbol | Description | Condition | Minimum <sup>(3)</sup> | Typical | Maximum <sup>(3)</sup> | Unit | |-----------------------------------|-------------------------------------------------------------------|--------------------------|------------------------|---------|------------------------|---------| | | | 1.5 V | 1.425 | 1.5 | 1.575 | V | | | | 1.2 V | 1.14 | 1.2 | 1.26 | V | | V <sub>CCERAM</sub> | Embedded memory power supply | 0.9 V | 0.87 | 0.9 | 0.93 | V | | V <sub>CCBAT</sub> <sup>(4)</sup> | Battery back-up power supply | 1.8 V | 1.71 | 1.8 | 1.89 | V | | | (For design security volatile key register) | 1.2 V | 1.14 | 1.2 | 1.26 | V | | V <sub>CCPT</sub> | Power supply for programmable power technology and I/O pre-driver | 1.8 V | 1.71 | 1.8 | 1.89 | V | | V <sub>CCIO</sub> | I/O buffers power supply | 3.0 V (for 3 V I/O only) | 2.85 | 3.0 | 3.15 | V | | | | 2.5 V (for 3 V I/O only) | 2.375 | 2.5 | 2.625 | V | | | | 1.8 V | 1.71 | 1.8 | 1.89 | V | | | | 1.5 V | 1.425 | 1.5 | 1.575 | V | | | | 1.35 V | (5) | 1.35 | (5) | V | | | | 1.25 V | 1.19 | 1.25 | 1.31 | V | | | | 1.2 V | (5) | 1.2 | (5) | V | | V <sub>CCA_PLL</sub> | PLL analog voltage regulator power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>REFP_ADC</sub> | Precision voltage reference for voltage sensor | - | 1.2475 | 1.25 | 1.2525 | V | | V <sub>I</sub> (6)(7) | DC input voltage | 3 V I/O | -0.3 | - | 3.3 | V | | | , | | , | | co | ntinued | <sup>(3)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. $<sup>^{(4)}</sup>$ If you do not use the design security feature in Intel Cyclone 10 GX devices, connect $V_{CCBAT}$ to a 1.5-V to 1.8-V power supply. Intel Cyclone 10 GX power-on reset (POR) circuitry monitors $V_{CCBAT}$ . Intel Cyclone 10 GX devices do not exit POR if $V_{CCBAT}$ is not powered up. <sup>(5)</sup> For minimum and maximum voltage values, refer to the I/O Standard Specifications section. <sup>(6)</sup> The LVDS I/O values are applicable to all dedicated and dual-function configuration I/Os. | Symbol | Description | Condition | Minimum <sup>(3)</sup> | Typical | Maximum <sup>(3)</sup> | Unit | |-----------------------|--------------------------------|--------------|------------------------|---------|------------------------|------| | | | LVDS I/O | -0.3 | _ | 2.19 | V | | Vo | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | T <sub>J</sub> | Operating junction temperature | Extended | 0 | _ | 100 | °C | | | | Industrial | -40 | _ | 100 | °C | | t <sub>RAMP</sub> (8) | Power supply ramp time | Standard POR | 200 μs | _ | 100 ms | _ | | | | Fast POR | 200 μs | _ | 4 ms | _ | I/O Standard Specifications on page 13 #### **Transceiver Power Supply Operating Conditions** **Table 4.** Transceiver Power Supply Operating Conditions for Intel Cyclone 10 GX Devices | Symbol | Description | Condition | Minimum <sup>(9)</sup> | Typical | Maximum <sup>(9)</sup> | Unit | |-------------------------------|--------------------------|--------------------------------------------------------------|------------------------|---------|------------------------|-----------| | V <sub>CCT_GXB[L1][C,D]</sub> | Transmitter power supply | Chip-to-chip ≤<br>12.5 Gbps<br>Or<br>Backplane ≤<br>6.6 Gbps | 1.0 | 1.03 | 1.06 | V | | | | Chip-to-chip ≤ 11.3 Gbps | 0.92 | 0.95 | 0.98 | V | | | | | | | | continued | <sup>(3)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. <sup>(7)</sup> This value applies to both input and tri-stated output configuration. Pin voltage should not be externally pulled higher than the maximum value. $<sup>^{(8)}</sup>$ $t_{ramp}$ is the ramp time of each individual power supply, not the ramp time of all combined power supplies. <sup>(9)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. | Symbol | Description | Condition | Minimum <sup>(9)</sup> | Typical | Maximum <sup>(9)</sup> | Unit | |-----------------------|----------------------------------------|--------------------------------------------------------------|------------------------|---------|------------------------|------| | Vccr_gxb[l1][c,d] | Receiver power supply | Chip-to-chip ≤<br>12.5 Gbps<br>Or<br>Backplane ≤<br>6.6 Gbps | 1.0 | 1.03 | 1.06 | V | | | | Chip-to-chip ≤ 11.3 Gbps | 0.92 | 0.95 | 0.98 | V | | V <sub>CCH_GXBL</sub> | Transceiver output buffer power supply | _ | 1.710 | 1.8 | 1.890 | V | - Transceiver Performance for Intel Cyclone 10 GX Devices on page 20 - Intel Cyclone 10 GX Pin Connection Guidelines #### **DC Characteristics** The OCT variation after power-up calibration specifications will be available in a future release of the *Intel Cyclone 10 GX* Device Datasheet. #### **Supply Current and Power Consumption** Intel offers two ways to estimate power for your design—the Excel-based Early Power Estimator (EPE) and the Intel Quartus<sup>®</sup> Prime Power Analyzer feature. Use the Excel-based EPE before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the usage of the resources. The Intel Quartus Prime Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yield very accurate power estimates. <sup>(9)</sup> This value describes the budget for the DC (static) power supply tolerance and does not include the dynamic tolerance requirements. Refer to the PDN tool for the additional budget for the dynamic tolerance requirements. - Early Power Estimator User Guide Provides more information about power estimation tools. - Power Analysis chapter, Intel Quartus Prime Handbook Provides more information about power estimation tools. #### I/O Pin Leakage Current #### Table 5. I/O Pin Leakage Current for Intel Cyclone 10 GX Devices If $V_O = V_{CCIO}$ to $V_{CCIOMAX}$ , 300 $\mu A$ of leakage current per I/O is expected. | Symbol | Description | Condition | Min | Max | Unit | |-----------------|--------------------|----------------------------------------------|-----|-----|------| | II | Input pin | V <sub>I</sub> = 0 V to V <sub>CCIOMAX</sub> | -80 | 80 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin | V <sub>O</sub> = 0 V to V <sub>CCIOMAX</sub> | -80 | 80 | μА | ### **Bus Hold Specifications** The bus-hold trip points are based on calculated input voltages from the JEDEC standard. **Table 6.** Bus Hold Parameters for Intel Cyclone 10 GX Devices | Parameter | Symbol | Condition | | V <sub>CCIO</sub> (V) | | | | | | | | Unit | | |------------------------------------------|-------------------|--------------------------------------------|---------------------------------------------|-----------------------|----------------------------------------------|-----|----------------------------------------------|-----|-----|-----|-----|------|-------| | | | | 1.2 1.5 | | 1.8 | | 2. | 2.5 | | 3.0 | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold, low,<br>sustaining<br>current | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub> (max) | 8 <sup>(10)</sup> ,<br>26 <sup>(11)</sup> | _ | 12 <sup>(10)</sup> ,<br>32 <sup>(11)</sup> | _ | 30 <sup>(10)</sup> ,<br>55 <sup>(11)</sup> | _ | 60 | _ | 70 | _ | μA | | Bus-hold, high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub><br>(min) | -8 <sup>(10)</sup> ,<br>-26 <sup>(11)</sup> | _ | -12 <sup>(10)</sup> ,<br>-32 <sup>(11)</sup> | _ | -30 <sup>(10)</sup> ,<br>-55 <sup>(11)</sup> | _ | -60 | _ | -70 | _ | μA | | | • | • | • | | | | | • | • | • | | cont | inued | <sup>(10)</sup> This value is only applicable for LVDS I/O bank. <sup>(11)</sup> This value is only applicable for 3 V I/O bank. | Parameter | Symbol | Condition | | V <sub>CCIO</sub> (V) | | | | | | | | Unit | | |-----------------------------------|------------------|-------------------------------------------|---------|-----------------------|------|------|------|------|------|------|-----|------|----| | | | | 1.2 1.5 | | 1.8 | | 2. | 2.5 | | 0 | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold, low, overdrive current | I <sub>ODL</sub> | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | 125 | _ | 175 | _ | 200 | _ | 300 | _ | 500 | μΑ | | Bus-hold, high, overdrive current | $I_{ODH}$ | 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | -125 | _ | -175 | _ | -200 | _ | -300 | _ | -500 | μА | | Bus-hold trip point | $V_{TRIP}$ | _ | 0.3 | 0.9 | 0.38 | 1.13 | 0.68 | 1.07 | 0.70 | 1.7 | 0.8 | 2 | V | #### **OCT Calibration Accuracy Specifications** If you enable on-chip termination (OCT) calibration, calibration is automatically performed at power up for I/Os connected to the calibration block. ### Table 7. OCT Calibration Accuracy Specifications for Intel Cyclone 10 GX Devices Calibration accuracy for the calibrated on-chip series termination ( $R_S$ OCT) and on-chip parallel termination ( $R_T$ OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change. | Symbol | Description | Condition (V) | Resistance | Tolerance | Unit | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------|------------|-----------| | | | | -E5, -I5 | -E6, -I6 | | | 25- $\Omega$ and 50- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ and $50\text{-}\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5, 1.2 | ± 15 | ± 15 | % | | 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub> | Internal series termination with calibration (34- | V <sub>CCIO</sub> = 1.5, 1.25, 1.2 | ± 15 | ± 15 | % | | | $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.35 | ± 20 | ± 20 | % | | 48-Ω, 60-Ω, 80-Ω, and 120-Ω $R_S$ | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , 80- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ± 15 | ± 15 | % | | 240-Ω R <sub>S</sub> | Internal series termination with calibration (240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ± 20 | ± 20 | % | | 30-Ω R <sub>T</sub> | Internal parallel termination with calibration (30- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25 | -10 to +40 | -10 to +40 | % | | 34- $\Omega$ , 48- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (34- $\Omega$ , 48- $\Omega$ , 80- $\Omega$ , and 240- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ± 15 | ± 15 | % | | | | • | • | 1 | continued | #### C10GX51002 | 2017.11.10 | Symbol | Description Condition (V) Resistance Tole | | Tolerance | Unit | | |----------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------|------------|------------|---| | | | | -E5, -I5 | -E6, -I6 | | | 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 | -10 to +40 | -10 to +40 | % | | | (40-Ω, 60-Ω, and 120-Ω setting) | V <sub>CCIO</sub> = 1.2 <sup>(12)</sup> | ± 15 | ± 15 | % | | 80-Ω R <sub>T</sub> | Internal parallel termination with calibration (80- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ± 15 | ± 15 | % | ### **OCT Without Calibration Resistance Tolerance Specifications** #### **Table 8. OCT Without Calibration Resistance Tolerance Specifications for Intel Cyclone 10 GX Devices** This table lists the Intel Cyclone 10 GX OCT without calibration resistance tolerance to PVT changes. | Symbol | Description | Condition (V) | Resistance | Tolerance | Unit | |----------------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------|------------|-----------|------| | | | | -E5, -I5 | -E6, -I6 | | | 25- $\Omega$ and 50- $\Omega$ R <sub>S</sub> | Internal series termination without calibration | V <sub>CCIO</sub> = 3.0, 2.5 | ± 40 | ± 40 | % | | | (25- $\Omega$ and 50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8, 1.5, 1.2 | ± 50 | ± 50 | % | | 34- $\Omega$ and 40- $\Omega$ R <sub>S</sub> | Internal series termination without calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25, 1.2 | ± 50 | ± 50 | % | | 48- $\Omega$ and 60- $\Omega$ R <sub>S</sub> | Internal series termination without calibration (48- $\Omega$ and 60- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ± 50 | ± 50 | % | | 120-Ω R <sub>s</sub> | Internal series termination without calibration $(120-\Omega \text{ setting})$ | V <sub>CCIO</sub> = 1.2 | ± 50 | ± 50 | % | | 100-Ω R <sub>D</sub> | Internal differential termination $(100-\Omega \text{ setting})$ | V <sub>CCIO</sub> = 1.8 | ± 35 | ± 40 | % | Figure 1. Equation for OCT Variation Without Recalibration $$R_{OCT} = R_{SCAL} \left( 1 + \left| \frac{dR}{dT} \times \Delta T \right| \pm \left| \frac{dR}{dV} \times \Delta V \right| \right)$$ <sup>(12)</sup> Only applicable to POD12 I/O standard. The definitions for the equation are as follows: - The R<sub>OCT</sub> value calculated shows the range of OCT resistance with the variation of temperature and V<sub>CCIO</sub>. - R<sub>SCAL</sub> is the OCT resistance value at power-up. - ΔT is the variation of temperature with respect to the temperature at power up. - $\Delta V$ is the variation of voltage with respect to the $V_{CCIO}$ at power up. - dR/dT is the percentage change of R<sub>SCAL</sub> with temperature. - dR/dV is the percentage change of R<sub>SCAL</sub> with voltage. ### **Pin Capacitance** Table 9. Pin Capacitance for Intel Cyclone 10 GX Devices | Symbol | Description | Maximum | Unit | | | |------------------------|--------------------------------------------------------------|---------|------|--|--| | C <sub>IO_COLUMN</sub> | O_COLUMN Input capacitance on column I/O pins | | | | | | С <sub>ОИТГВ</sub> | Input capacitance on dual-purpose clock output/feedback pins | 2.5 | pF | | | #### **Internal Weak Pull-Up and Weak Pull-Down Resistor** All I/O pins, except configuration, test, and JTAG pins, have an option to enable weak pull-up. The weak pull-down feature is only available for the pins as described in the Internal Weak Pull-Down Resistor Values for Intel Cyclone 10 GX Devices table. Table 10. Internal Weak Pull-Up Resistor Values for Intel Cyclone 10 GX Devices | Symbol | Description | Condition (V) (13) | Value (14) | Unit | |-----------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------|-----------| | R <sub>PU</sub> | Value of the I/O pin pull-up resistor before and during configuration, as well as user mode if you have enabled the programmable pull-up | V <sub>CCIO</sub> = 3.0 ±5% | 25 | kΩ | | | resistor option. | V <sub>CCIO</sub> = 2.5 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.8 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.5 ±5% | 25 | kΩ | | | | | | continued | $<sup>^{(13)}</sup>$ Pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . $<sup>^{(14)}</sup>$ Valid with $\pm 25\%$ tolerances to cover changes over PVT. | Symbol | Description | Condition (V) (13) | Value (14) | Unit | |--------|-------------|------------------------------|------------|------| | | | V <sub>CCIO</sub> = 1.35 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.25 ±5% | 25 | kΩ | | | | V <sub>CCIO</sub> = 1.2 ±5% | 25 | kΩ | #### Table 11. Internal Weak Pull-Down Resistor Values for Intel Cyclone 10 GX Devices | Pin Name | Description | Condition (V) | Value (14) | Unit | |------------|-------------------------------------------------------------------------------------------------------|-------------------------------|------------|------| | nIO_PULLUP | Dedicated input pin that determines the internal pull-ups on user I/O pins and dual-purpose I/O pins. | V <sub>CC</sub> = 0.9 ±3.33% | 25 | kΩ | | TCK | Dedicated JTAG test clock input pin. | V <sub>CCPGM</sub> = 1.8 ±5 % | 25 | kΩ | | | | V <sub>CCPGM</sub> = 1.5 ±5% | 25 | kΩ | | | | V <sub>CCPGM</sub> = 1.2 ±5% | 25 | kΩ | | MSEL[0:2] | Configuration input pins that set the configuration scheme for the FPGA device. | V <sub>CCPGM</sub> = 1.8 ±5% | 25 | kΩ | | | for the FPGA device. | V <sub>CCPGM</sub> = 1.5 ±5% | 25 | kΩ | | | | V <sub>CCPGM</sub> = 1.2 ±5% | 25 | kΩ | #### **Related Links** #### Intel Cyclone 10 GX Device Family Pin Connection Guidelines Provides more information about the pins that support internal weak pull-up and internal weak pull-down features. ### **I/O Standard Specifications** Tables in this section list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Intel Cyclone 10 GX devices. For minimum voltage values, use the minimum $V_{CCIO}$ values. For maximum voltage values, use the maximum $V_{CCIO}$ values. You must perform timing closure analysis to determine the maximum achievable frequency for general purpose I/O standards. $<sup>^{(13)}</sup>$ Pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . $<sup>^{(14)}</sup>$ Valid with $\pm 25\%$ tolerances to cover changes over PVT. Recommended Operating Conditions on page 5 #### Single-Ended I/O Standards Specifications Table 12. Single-Ended I/O Standards Specifications for Intel Cyclone 10 GX Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | | V <sub>IL</sub> (V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> (15) | I <sub>OH</sub> (15) | |--------------|-------|-----------------------|-------|------|--------------------------|--------------------------|-------------------------|--------------------------|--------------------------|----------------------|----------------------| | | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mA) | (mA) | | 3.0-V LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.3 | 0.4 | 2.4 | 2 | -2 | | 3.0-V LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.3 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.3 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> - 0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 × V <sub>CCIO</sub> | 0.75 × V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 × V <sub>CCIO</sub> | 0.65 × V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 × V <sub>CCIO</sub> | 0.75 × V <sub>CCIO</sub> | 2 | -2 | #### Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Intel Cyclone 10 GX Devices Table 13. | I/O Standard | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | | V <sub>TT</sub> (V) | | | |-----------------------------------|-----------------------|------|-------|--------------------------|-------------------------|--------------------------|--------------------------|-------------------------|--------------------------| | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | | SSTL-135/ SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.418 | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | $<sup>^{(15)}</sup>$ To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the 3.0-V LVTTL specification (2 mA), you should set the current strength settings to 2 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the datasheet. C10GX51002 | 2017.11.10 | I/O Standard | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | ν <sub>ττ</sub> (ν) | | | | |-----------------------------------|-------|-----------------------|-------|--------------------------|-------------------------|--------------------------|--------------------------|-------------------------|--------------------------|--| | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | SSTL-125/ SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | | | SSTL-12/ SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | _ | V <sub>CCIO</sub> /2 | _ | | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | _ | V <sub>CCIO</sub> /2 | _ | | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.47 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.53 × V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> /2 | _ | | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.49 × V <sub>CCIO</sub> | 0.5 × V <sub>CCIO</sub> | 0.51 × V <sub>CCIO</sub> | _ | _ | _ | | | POD12 | 1.16 | 1.2 | 1.24 | 0.69 × V <sub>CCIO</sub> | 0.7 × V <sub>CCIO</sub> | 0.71 × V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> | _ | | #### Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications Table 14. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Intel Cyclone 10 GX Devices | I/O Standard | v | IL(DC) (V) | V <sub>IH(D</sub> | c) (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | | I <sub>OH</sub> (16) | |---------------------|------|-------------------------|--------------------------|-------------------------|--------------------------|--------------------------|-------------------------|-------------------------|-------|----------------------| | | Min | Max | Min | Max | Max | Min | Max | Min | (mA) | (mA) | | SSTL-18 Class I | -0.3 | V <sub>REF</sub> -0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.25 | V <sub>REF</sub> + 0.25 | V <sub>TT</sub> - 0.603 | V <sub>TT</sub> + 0.603 | 6.7 | -6.7 | | SSTL-18 Class<br>II | -0.3 | V <sub>REF</sub> -0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> - 0.25 | V <sub>REF</sub> + 0.25 | 0.28 | V <sub>CCIO</sub> -0.28 | 13.4 | -13.4 | | SSTL-15 Class I | _ | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.175 | V <sub>REF</sub> + 0.175 | 0.2 × V <sub>CCIO</sub> | $0.8 \times V_{CCIO}$ | 8 | -8 | | SSTL-15 Class<br>II | _ | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.175 | V <sub>REF</sub> + 0.175 | 0.2 × V <sub>CCIO</sub> | 0.8 × V <sub>CCIO</sub> | 16 | -16 | | | | | | | | • | | • | conti | nued | To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the $I_{OL}$ and $I_{OH}$ specifications in the datasheet. | I/O Standard | v | <sub>IL(DC)</sub> (V) | V <sub>IH(D</sub> | <sub>C)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | | I <sub>OH</sub> (16) | |--------------------------------------|-------|-------------------------|-------------------------|--------------------------|-------------------------|-------------------------|-------------------------------------|-------------------------------------|------|----------------------| | | Min | Max | Min | Max | Max | Min | Max | Min | (mA) | (mA) | | SSTL-135/<br>SSTL-135<br>Class I, II | _ | V <sub>REF</sub> - 0.09 | V <sub>REF</sub> + 0.09 | _ | V <sub>REF</sub> - 0.16 | V <sub>REF</sub> + 0.16 | 0.2 × V <sub>CCIO</sub> | 0.8 × V <sub>CCIO</sub> | _ | _ | | SSTL-125/<br>SSTL-125<br>Class I, II | _ | V <sub>REF</sub> - 0.09 | V <sub>REF</sub> + 0.09 | _ | V <sub>REF</sub> - 0.15 | V <sub>REF</sub> + 0.15 | 0.2 × V <sub>CCIO</sub> | 0.8 × V <sub>CCIO</sub> | _ | _ | | SSTL-12/<br>SSTL-12<br>Class I, II | _ | V <sub>REF</sub> - 0.10 | V <sub>REF</sub> + 0.10 | _ | V <sub>REF</sub> - 0.15 | V <sub>REF</sub> + 0.15 | 0.2 × V <sub>CCIO</sub> | 0.8 × V <sub>CCIO</sub> | _ | _ | | HSTL-18 Class I | _ | V <sub>REF</sub> -0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-18 Class<br>II | _ | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | - | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-15 Class I | _ | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-15 Class<br>II | _ | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> - 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> -0.4 | 16 | -16 | | HSTL-12 Class I | -0.15 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> - 0.15 | V <sub>REF</sub> + 0.15 | 0.25 × V <sub>CCIO</sub> | 0.75 × V <sub>CCIO</sub> | 8 | -8 | | HSTL-12 Class<br>II | -0.15 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> - 0.15 | V <sub>REF</sub> + 0.15 | 0.25 × V <sub>CCIO</sub> | 0.75 × V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | _ | V <sub>REF</sub> - 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> - 0.22 | V <sub>REF</sub> + 0.22 | 0.1 × V <sub>CCIO</sub> | 0.9 × V <sub>CCIO</sub> | _ | _ | | POD12 | -0.15 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> - 0.15 | V <sub>REF</sub> + 0.15 | (0.7 – 0.15) ×<br>V <sub>CCIO</sub> | (0.7 + 0.15) ×<br>V <sub>CCIO</sub> | _ | _ | To meet the $I_{OL}$ and $I_{OH}$ specifications, you must set the current strength settings accordingly. For example, to meet the SSTL15CI specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the $I_{OL}$ and I<sub>OH</sub> specifications in the datasheet. ### **Differential SSTL I/O Standards Specifications** Table 15. Differential SSTL I/O Standards Specifications for Intel Cyclone 10 GX Devices | I/O Standard | | V <sub>CCIO</sub> (V) | | V <sub>SWI</sub> | NG(DC) (V) | V <sub>SWING</sub> | (AC) (V) | | V <sub>IX(AC)</sub> (V) | | |--------------------------------------|-------|-----------------------|-------|------------------|-------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------|-------------------------|---------------------------------| | | Min | Тур | Max | Min | Max | Min | Max | Min | Тур | Max | | SSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | 0.5 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 - 0.175 | _ | V <sub>CCIO</sub> /2<br>+ 0.175 | | SSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | (17) | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | 2(V <sub>REF</sub> -<br>V <sub>IL(AC)</sub> ) | V <sub>CCIO</sub> /2 - 0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | | SSTL-135/<br>SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.45 | 0.18 | (17) | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>CCIO</sub> /2 - 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | | SSTL-125/<br>SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.31 | 0.18 | (17) | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> -<br>V <sub>REF</sub> ) | V <sub>CCIO</sub> /2 - 0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | | SSTL-12/<br>SSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | (17) | 2(V <sub>IH(AC)</sub> -<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | V <sub>REF</sub> - 0.15 | V <sub>CCIO</sub> /2 | V <sub>REF</sub> + 0.15 | | POD12 | 1.16 | 1.2 | 1.24 | 0.16 | _ | 0.3 | _ | V <sub>REF</sub> - 0.08 | _ | V <sub>REF</sub> + 0.08 | The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits ( $V_{IH(DC)}$ and $V_{IL(DC)}$ ). #### **Differential HSTL and HSUL I/O Standards Specifications** Table 16. Differential HSTL and HSUL I/O Standards Specifications for Intel Cyclone 10 GX Devices | I/O Standard | 1 | v <sub>ccio</sub> (v | ) | V <sub>DIF(DC</sub> | <sub>()</sub> (V) | V <sub>DIF(AC)</sub> (V) V <sub>IX(AC)</sub> (V) | | | V <sub>CM(DC)</sub> (V) | | | | | |------------------------|-------|----------------------|-------|--------------------------------------------|-----------------------------------------------|--------------------------------------------------|-----------------------------------------------|--------------------------------------|----------------------------|-------------------------------------|----------------------------|----------------------------|----------------------------| | | Min | Тур | Max | Min | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | | HSTL-18 Class<br>I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.4 | _ | 0.78 | _ | 1.12 | 0.78 | _ | 1.12 | | HSTL-15 Class<br>I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | 0.4 | _ | 0.68 | _ | 0.9 | 0.68 | _ | 0.9 | | HSTL-12 Class<br>I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub><br>+ 0.3 | 0.3 | V <sub>CCIO</sub><br>+ 0.48 | _ | 0.5 ×<br>V <sub>CCIO</sub> | _ | 0.4 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub> | 0.6 ×<br>V <sub>CCIO</sub> | | HSUL-12 | 1.14 | 1.2 | 1.3 | 2(V <sub>IH(DC)</sub> - V <sub>REF</sub> ) | 2(V <sub>REF</sub> –<br>V <sub>IH(DC)</sub> ) | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>REF</sub> –<br>V <sub>IH(AC)</sub> ) | 0.5 ×<br>V <sub>CCIO</sub> -<br>0.12 | 0.5 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub><br>+0.12 | 0.4 ×<br>V <sub>CCIO</sub> | 0.5 ×<br>V <sub>CCIO</sub> | 0.6 ×<br>V <sub>CCIO</sub> | #### **Differential I/O Standards Specifications** #### Table 17. Differential I/O Standards Specifications for Intel Cyclone 10 GX Devices Differential inputs are powered by $V_{CCPT}$ which requires 1.8 V. | I/O Standard | dard V <sub>CCIO</sub> (V) V <sub>ID</sub> (mV) <sup>(18)</sup> | | | V <sub>ICM(DC)</sub> (V) | | | V <sub>OD</sub> (V) <sup>(19)</sup> | | | V <sub>OCM</sub> (V) (19) | | | | | | |----------------------|-----------------------------------------------------------------|-----|------|--------------------------|--------------------------|-----|-------------------------------------|-------------------------------|------|---------------------------|-----|-----|-------|------|-------| | | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | LVDS <sup>(20)</sup> | 1.71 | 1.8 | 1.89 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0 | D <sub>MAX</sub><br>≤700 Mbps | 1.85 | 0.247 | _ | 0.6 | 1.125 | 1.25 | 1.375 | | | | | | | | | 1 | D <sub>MAX</sub><br>>700 Mbps | 1.6 | | | | | | | | | continued | | | | | | | | | | | | | | | $<sup>^{(18)}</sup>$ The minimum $V_{ID}$ value is applicable over the entire common mode range, $V_{CM}$ . <sup>(19)</sup> $R_L$ range: 90 ≤ $R_L$ ≤ 110 $\Omega$ . <sup>(20)</sup> For optimized LVDS receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rates above 700 Mbps and 0 V to 1.85 V for data rates below 700 Mbps. C10GX51002 | 2017.11.10 | I/O Standard V <sub>CCIO</sub> (V) | | | V <sub>ID</sub> (mV) <sup>(18)</sup> | | V <sub>ICM(DC)</sub> (V) | | V <sub>OD</sub> (V) <sup>(19)</sup> | | 9) | V <sub>OCM</sub> (V) (19) | | 19) | | | | |------------------------------------|------|-----|--------------------------------------|-----|--------------------------|-----|-------------------------------------|-------------------------------|-------|---------------------------|-----|-----|-----|-----|-----| | | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | RSDS (HIO) (21) | 1.71 | 1.8 | 1.89 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0.3 | _ | 1.4 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-LVDS<br>(HIO) <sup>(22)</sup> | 1.71 | 1.8 | 1.89 | 200 | _ | 600 | 0.4 | _ | 1.325 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | | LVPECL (23) | 1.71 | 1.8 | 1.89 | 300 | _ | _ | 0.6 | D <sub>MAX</sub><br>≤700 Mbps | 1.7 | _ | _ | _ | _ | _ | _ | | | | | | | | | 1 | D <sub>MAX</sub><br>>700 Mbps | 1.6 | | | | | | | #### **Related Links** Transceiver Specifications for Intel Cyclone 10 GX Devices on page 21 Provides the specifications for transmitter, receiver, and reference clock I/O pin. ### **Switching Characteristics** This section provides the performance characteristics of Intel Cyclone 10 GX core and periphery blocks for extended grade devices. $<sup>^{(18)}</sup>$ The minimum $V_{ID}$ value is applicable over the entire common mode range, $V_{CM}$ . <sup>(19)</sup> $R_1$ range: 90 ≤ $R_1$ ≤ 110 $\Omega$ . $<sup>^{(21)}</sup>$ For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V. <sup>(22)</sup> For optimized Mini-LVDS receiver performance, the receiver voltage input range must be within 0.3 V to 1.425 V. <sup>(23)</sup> For optimized LVPECL receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rates above 700 Mbps and 0.45 V to 1.95 V for data rates below 700 Mbps. # **Transceiver Performance Specifications** ### **Transceiver Performance for Intel Cyclone 10 GX Devices** #### Table 18. **Transmitter and Receiver Data Rate Performance** | Symbol/Description | Condition | Datarate | Unit | |--------------------|------------------------------------------------------------------------|----------|------| | | Maximum data rate $V_{CCR\_GXB} = V_{CCT\_GXB} = 1.03 \text{ V}$ | 12.5 | Gbps | | Chip-to-Chip (24) | Maximum data rate $V_{CCR\_GXB} = V_{CCT\_GXB} = 0.95 \text{ V}$ | 11.3 | Gbps | | | Minimum Data Rate | 1.0 (25) | Gbps | | Backplane | Maximum data rate V <sub>CCR_GXB</sub> = V <sub>CCT_GXB</sub> = 1.03 V | 6.6 | Gbps | | | Minimum Data Rate | 1.0 (25) | Gbps | ### Table 19. ATX PLL and Fractional PLL (fPLL) Performance | Symbol/Description | Condition | Frequency | Unit | |----------------------------|-------------------|-----------|------| | Cupported Output Frequency | Maximum Frequency | 6.25 | GHz | | Supported Output Frequency | Minimum Frequency | 500 | MHz | #### Table 20. CMU PLL Performance | Symbol/Description | Condition | Frequency | Unit | |----------------------------|-------------------|-----------|------| | Cupported Output Frequency | Maximum Frequency | 5.15625 | GHz | | Supported Output Frequency | Minimum Frequency | 2450 | MHz | <sup>(24)</sup> Chip-to-chip links are applications with short reach channels. <sup>(25)</sup> Intel Cyclone 10 GX transceivers can support data rates down to 125 Mbps with over sampling. You must create your own over sampling logic. Transceiver Power Supply Operating Conditions on page 7 ### **High-Speed Serial Transceiver-Fabric Interface Performance for Intel Cyclone 10 GX Devices** ### Table 21. High-Speed Serial Transceiver-Fabric Interface Performance for Intel Cyclone 10 GX Devices The frequencies listed are the maximum frequencies. | Symbol/Description | Condition (V) | Core Spe | Core Speed Grade | | | | |-------------------------------|-----------------------|----------|------------------|-----|--|--| | | | -5 | -6 | | | | | 20-bit interface - FIFO | V <sub>CC</sub> = 0.9 | 400 | 400 | MHz | | | | 20-bit interface - Registered | V <sub>CC</sub> = 0.9 | 400 | 400 | MHz | | | | 32-bit interface - FIFO | V <sub>CC</sub> = 0.9 | 404 | 335 | MHz | | | | 32-bit interface - Registered | V <sub>CC</sub> = 0.9 | 404 | 335 | MHz | | | | 64-bit interface - FIFO | V <sub>CC</sub> = 0.9 | 234 | 222 | MHz | | | | 64-bit interface - Registered | V <sub>CC</sub> = 0.9 | 234 | 222 | MHz | | | ### **Transceiver Specifications for Intel Cyclone 10 GX Devices** ### **Table 22.** Reference Clock Specifications | Symbol/Description | Condition | Min | Тур | Max | Unit | | | | |-------------------------------------------|-------------------------------|-----------------------------------------------|-----|-----|-----------|--|--|--| | Supported I/O Standards | Dedicated reference clock pin | CML, Differential LVPECL, LVDS, and HCSL (26) | | | | | | | | | RX pin as a reference clock | CML, Differential LVPECL, and LVDS | | | | | | | | Input Reference Clock Frequency (CMU PLL) | | 61 | _ | 800 | MHz | | | | | Input Reference Clock Frequency (ATX PLL) | | 100 | _ | 800 | MHz | | | | | Input Reference Clock Frequency | | 25 <sup>(27)</sup> / 50 | _ | 800 | MHz | | | | | | · · | , | ' | | continued | | | | <sup>(26)</sup> HCSL is only supported for PCIe. | Symbol/Description | Condition | Min | Тур | Max | Unit | |-----------------------------------------------|--------------------------------------------|------|-----------|------|-----------| | (fPLL PLL) | | | | | | | Rise time | 20% to 80% | _ | _ | 400 | ps | | Fall time | 80% to 20% | _ | _ | 400 | ps | | Duty cycle | - | 45 | _ | 55 | % | | Spread-spectrum modulating clock frequency | PCIe | 30 | _ | 33 | kHz | | Spread-spectrum downspread | PCIe | _ | 0 to -0.5 | _ | % | | On-chip termination resistors | - | _ | 100 | _ | Ω | | Absolute V <sub>MAX</sub> | Dedicated reference clock pin | _ | _ | 1.6 | V | | | RX pin as a reference clock | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> | _ | -0.4 | _ | _ | V | | Peak-to-peak differential input voltage | _ | 200 | _ | 1600 | mV | | V <sub>ICM</sub> (AC coupled) | V <sub>CCR_GXB</sub> = 0.95 V | _ | 0.95 | _ | V | | | V <sub>CCR_GXB</sub> = 1.03 V | _ | 1.03 | _ | V | | V <sub>ICM</sub> (DC coupled) | HCSL I/O standard for PCIe reference clock | 250 | _ | 550 | mV | | Transmitter REFCLK Phase Noise (622 MHz) (28) | 100 Hz | _ | _ | -70 | dBc/Hz | | | 1 kHz | _ | _ | -90 | dBc/Hz | | | 10 kHz | _ | _ | -100 | dBc/Hz | | | 100 kHz | _ | _ | -110 | dBc/Hz | | | ≥ 1 MHz | _ | _ | -120 | dBc/Hz | | | 1 | | | | continued | <sup>(27) 25</sup> MHz is for HDMI applications only. <sup>(28)</sup> To calculate the REFCLK phase noise requirement at frequencies other than 622 MHz, use the following formula: REFCLK phase noise at f (MHz) = REFCLK phase noise at 622 MHz + 20\*log(f/622). ### C10GX51002 | 2017.11.10 | Symbol/Description | Condition | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------|---------------------------|-----|-----------|------|----------| | Transmitter REFCLK Phase Jitter (100 MHz) | 1.5 MHz to 100 MHz (PCIe) | _ | _ | 4.2 | ps (rms) | | R <sub>REF</sub> | _ | _ | 2.0 k ±1% | _ | Ω | | Maximum rate of change of the reference clock frequency TSSC-MAX-PERIOD-SLEW (29) | Max SSC df/dt | | | 0.75 | ps/UI | ### **Table 23.** Transceiver Clocks Specifications | Symbol/Description | Condition | Min | Тур | Max | Unit | |----------------------------------------|---------------------------|-----|-----|-----|------| | CLKUSR pin for transceiver calibration | Transceiver Calibration | 100 | _ | 125 | MHz | | reconfig_clk | Reconfiguration interface | 100 | _ | 125 | MHz | ### **Table 24.** Transceiver Clock Network Maximum Data Rate Specifications | Clock Network | | <b>Maximum Performance</b> | | <b>Channel Span</b> | Unit | |-------------------------------------------------------------|------|----------------------------|---------|--------------------------------|------| | | ATX | fPLL | СМИ | | | | x1 | 12.5 | 12.5 | 10.3125 | 6 channels in a single<br>bank | Gbps | | х6 | 12.5 | 12.5 | N/A | 6 channels in a single<br>bank | Gbps | | PLL feedback compensation mode | 12.5 | 12.5 | N/A | Side-wide | Gbps | | xN at 1.03 V V <sub>CCR_GXB</sub> /<br>V <sub>CCT_GXB</sub> | 12.5 | 12.5 | N/A | Side-wide | Gbps | | xN at 0.95 V V <sub>CCR_GXB</sub> /<br>V <sub>CCT_GXB</sub> | 10.5 | 10.5 | N/A | Side-wide | Gbps | <sup>(29)</sup> Defined for worst case spread spectrum clock (SSC) modulation profile, such as Lexmark. **Table 25.** Receiver Specifications | Symbol/Description | Condition | Min | Тур | Max | Unit | | | | |-----------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------|-----------|-----|-----------|--|--|--| | Supported I/O Standards | _ | High Speed Differential I/O, CML , Differential LVPECL , and LVDS <sup>(30)</sup> | | | | | | | | Absolute V <sub>MAX</sub> for a receiver pin (31) | _ | _ | _ | 1.2 | V | | | | | Absolute V <sub>MIN</sub> for a receiver pin <sup>(32)</sup> | _ | -0.4 | _ | _ | V | | | | | Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before device<br>configuration | _ | _ | _ | 1.6 | V | | | | | Maximum peak-to-peak | V <sub>CCR_GXB</sub> = 0.95 V | _ | _ | 2.4 | V | | | | | differential input voltage V <sub>ID</sub> (diff p-p) after device configuration | V <sub>CCR_GXB</sub> = 1.03 V | _ | _ | 2.0 | V | | | | | Minimum differential eye opening at receiver serial input pins (33) | _ | 50 | _ | - | mV | | | | | Differential on-chip | 85-Ω setting | _ | 85 ± 30% | _ | Ω | | | | | termination resistors | 100-Ω setting | _ | 100 ± 30% | _ | Ω | | | | | V <sub>ICM</sub> (AC and DC coupled) | V <sub>CCR_GXB</sub> = 0.95 V | _ | 600 | _ | mV | | | | | (34) | V <sub>CCR_GXB</sub> = 1.03 V | _ | 700 | _ | mV | | | | | | | | | | continued | | | | $<sup>^{(30)}</sup>$ CML, Differential LVPECL, and LVDS are only used on AC coupled links. <sup>(31)</sup> The device cannot tolerate prolonged operation at this absolute maximum. <sup>(32)</sup> The device cannot tolerate prolonged operation at this absolute minimum. <sup>(33)</sup> The differential eye opening specification at the receiver input pins assumes that Receiver Equalization is disabled. If you enable Receiver Equalization, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. <sup>(34)</sup> Intel Cyclone 10 GX devices support DC coupling to other Intel Cyclone 10 GX devices and other devices with a transmitter that has matching common mode voltage. #### C10GX51002 | 2017.11.10 | Symbol/Description | Condition | Min | Тур | Max | Unit | |---------------------------------------------------------------------|-------------------------------------------------|-------|-----|------|------| | t <sub>LTR</sub> (35) | _ | _ | _ | 10 | μs | | t <sub>LTD</sub> (36) | _ | 4 | _ | _ | μs | | t <sub>LTD_manual</sub> (37) | _ | 4 | _ | _ | μs | | t <sub>LTR_LTD_manual</sub> (38) | _ | 15 | _ | _ | μs | | Run Length | _ | - | _ | 200 | UI | | CDR PPM tolerance | PCIe-only | -300 | _ | 300 | PPM | | CDR FFM tolerance | All other protocols | -1000 | _ | 1000 | PPM | | Programmable DC Gain | Setting = 0-4 | 0 | _ | 10 | dB | | Programmable AC Gain at<br>High Gain mode and Data<br>Rate ≤ 6 Gbps | Setting = 0-28 $V_{CCR\_GXB} = 0.95 V$ | 0 | _ | 19 | dB | | | Setting = 0-28<br>V <sub>CCR_GXB</sub> = 1.03 V | 0 | _ | 21 | dB | ### **Table 26.** Transmitter Specifications | Symbol/Description | Condition | Min | Тур | Max | Unit | | |--------------------------------------------|----------------------|-----|----------|-----|------|--| | Supported I/O Standards | _ | ŀ | _ | | | | | Differential on-chip termination resistors | 85- $\Omega$ setting | _ | 85 ± 20% | _ | Ω | | | | | | | | | | $<sup>^{(35)}</sup>$ $t_{LTR}$ is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. $<sup>^{(36)}</sup>$ $t_{LTD}$ is time required for the receiver CDR to start recovering valid data after the $rx_is_{lockedtodata}$ signal goes high. $<sup>^{(37)}</sup>$ $t_{LTD\_manual}$ is the time required for the receiver CDR to start recovering valid data after the $rx\_is\_lockedtodata$ signal goes high when the CDR is functioning in the manual mode. t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. <sup>(39)</sup> High Speed Differential I/O is the dedicated I/O standard for the transmitter in Intel Cyclone 10 GX transceivers. | Symbol/Description | Condition | Min | Тур | Max | Unit | |-------------------------------|----------------------------------------------------------------|-----|-----------|-----|------| | | 100-Ω setting | _ | 100 ± 20% | _ | Ω | | V <sub>OCM</sub> (AC coupled) | V <sub>CCT_GXB</sub> = 0.95 V | _ | 450 | _ | mV | | V <sub>OCM</sub> (AC coupled) | V <sub>CCT_GXB</sub> = 1.03 V | _ | 500 | _ | mV | | V <sub>OCM</sub> (DC coupled) | V <sub>CCT_GXB</sub> = 0.95 V | _ | 450 | _ | mV | | VOCM (DC coupled) | V <sub>CCT_GXB</sub> = 1.03 V | _ | 500 | _ | mV | | Rise time (40) | 20% to 80% | 20 | _ | 130 | ps | | Fall time (40) | 80% to 20% | 20 | _ | 130 | ps | | Intra-differential pair skew | TX $V_{CM} = 0.5 V$ and slew rate setting of SLEW_R5 $^{(41)}$ | - | - | 15 | ps | Typical Transmitter V<sub>OD</sub> Settings Table 27. | Symbol | V <sub>OD</sub> Setting | V <sub>OD</sub> -to-V <sub>CCT_GXB</sub> Ratio | | | | | |-----------------------------------------------------------------------------------|-------------------------|------------------------------------------------|--|--|--|--| | | 31 | 1.00 | | | | | | | 30 | 0.97 | | | | | | | 29 | 0.93 | | | | | | | 28 | 0.90 | | | | | | V differential value V to V makis v V | 27 | 0.87 | | | | | | $V_{OD}$ differential value = $V_{OD}$ -to- $V_{CCT\_GXB}$ ratio x $V_{CCT\_GXB}$ | 26 | 0.83 | | | | | | | 25 | 0.80 | | | | | | | 24 | 0.77 | | | | | | | 23 | 0.73 | | | | | | | 22 | 0.70 | | | | | | continued | | | | | | | <sup>(40)</sup> The Intel Quartus Prime software automatically selects the appropriate slew rate depending on the design configurations. <sup>(41)</sup> SLEW\_R1 is the slowest and SLEW\_R5 is the fastest. SLEW\_R6 and SLEW\_R7 are not used. C10GX51002 | 2017.11.10 | Symbol | V <sub>OD</sub> Setting | V <sub>OD</sub> -to-V <sub>CCT_GXB</sub> Ratio | |--------|-------------------------|------------------------------------------------| | | 21 | 0.67 | | | 20 | 0.63 | | | 19 | 0.60 | | | 18 | 0.57 | | | 17 | 0.53 | | | 16 | 0.50 | | | 15 | 0.47 | | | 14 | 0.43 | | | 13 | 0.40 | | | 12 | 0.37 | **Table 28.** Transmitter Channel-to-channel Skew Specifications | Mode | Channel Span | Maximum Skew | Unit | |--------------------------------------|------------------------------|--------------|------| | x6 Clock | Up to 6 channels in one bank | 61 | ps | | xN Clock | Within 2 banks | 230 | ps | | PLL Feedback Compensation (42), (43) | Side-wide | 1600 | ps | ### **Related Links** PLLs and Clock Networks $<sup>^{\</sup>rm (42)}$ refclk is set to 125 MHz during the test. <sup>(43)</sup> You can reduce the lane-to-lane skew by increasing the reference clock frequency. # **Core Performance Specifications** ### **Clock Tree Specifications** ### **Table 29.** Clock Tree Performance for Intel Cyclone 10 GX Devices | Parameter | Performance (All Speed Grades) | Unit | |---------------------------------------------------------|--------------------------------|------| | Global clock, regional clock, and small periphery clock | 644 | MHz | | Large periphery clock | 525 | MHz | ### **PLL Specifications** #### **Fractional PLL Specifications** Table 30. Fractional PLL Specifications for Intel Cyclone 10 GX Devices | Symbol | Parameter | Condition | Min | Тур | Max | Unit | | |--------------------------|-------------------------------------------------------------|-----------|-----|-----|----------|------|--| | f <sub>IN</sub> | Input clock frequency | _ | 30 | _ | 800 (44) | MHz | | | f <sub>INPFD</sub> | Input clock frequency to the phase frequency detector (PFD) | _ | 30 | _ | 700 | MHz | | | f <sub>CASC_INPFD</sub> | Input clock frequency to the PFD of destination cascade PLL | _ | 30 | _ | 60 | MHz | | | f <sub>VCO</sub> | PLL voltage-controlled oscillator (VCO) operating range | _ | 6 | _ | 12.5 | GHz | | | t <sub>EINDUTY</sub> | Input clock duty cycle | _ | 45 | _ | 55 | % | | | f <sub>OUT</sub> | Output frequency for internal global or regional clock | _ | _ | _ | 644 | MHz | | | f <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for reconfig_clk | _ | _ | _ | 100 | MHz | | | | continue | | | | | | | <sup>(44)</sup> This specification is limited by the I/O maximum frequency. The maximum achievable I/O frequency is different for each I/O standard and is depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. #### C10GX51002 | 2017.11.10 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|----------------------------------------------------------------------------------------------------------|-------------------------------|-----|-----|------|-----------| | t <sub>LOCK</sub> | Time required to lock from end-of-device configuration or deassertion of pll_powerdown | _ | _ | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | - | _ | _ | 1 | ms | | f <sub>CLBW</sub> | PLL closed-loop bandwidth | _ | 0.3 | _ | 4 | MHz | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | _ | 50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on the pll_powerdown signal | - | 10 | _ | _ | ns | | t <sub>INCCJ</sub> (45)(46) | Input clock cycle-to-cycle jitter | $F_{REF} \ge 100 \text{ MHz}$ | _ | _ | 0.13 | UI (p-p) | | | | F <sub>REF</sub> < 100 MHz | _ | _ | 650 | ps (p-p) | | t <sub>OUTPJ</sub> (47) | Period jitter for clock output | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 600 | ps (p-p) | | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 60 | mUI (p-p) | | t <sub>OUTCCJ</sub> (47) | Cycle-to-cycle jitter for clock output | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 600 | ps (p-p) | | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 60 | mUI (p-p) | | dK <sub>BIT</sub> | Bit number of Delta Sigma Modulator (DSM) | _ | _ | 32 | _ | bit | #### **Related Links** Memory Output Clock Jitter Specifications on page 42 Provides more information about the external memory interface clock output jitter specifications. <sup>(45)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. <sup>(46)</sup> $F_{REF}$ is $f_{IN}/N$ , specification applies when N = 1. <sup>(47)</sup> External memory interface clock output jitter specifications use a different measurement method, which are available in Memory Output Clock Jitter Specification for Intel Cyclone 10 GX Devices table. #### I/O PLL Specifications I/O PLL Specifications for Intel Cyclone 10 GX Devices Table 31. | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|---------------------------------------------------------------------------------|--------------------|-----|-----|----------|-----------| | f <sub>IN</sub> | Input clock frequency | -5 speed grade | 10 | _ | 700 (48) | MHz | | | | -6 speed grade | 10 | _ | 650 (48) | MHz | | f <sub>INPFD</sub> | Input clock frequency to the PFD | _ | 10 | _ | 325 | MHz | | f <sub>CASC_INPFD</sub> | Input clock frequency to the PFD of destination cascade PLL | _ | 10 | _ | 60 | MHz | | f <sub>VCO</sub> | PLL VCO operating range | -5 speed grade | 600 | _ | 1434 | MHz | | | | -6 speed grade | 600 | _ | 1250 | MHz | | f <sub>CLBW</sub> | PLL closed-loop bandwidth | _ | 0.1 | _ | 8 | MHz | | t <sub>EINDUTY</sub> | Input clock or external feedback clock input duty cycle | _ | 40 | _ | 60 | % | | f <sub>OUT</sub> | Output frequency for internal global or regional clock (C counter) | −5, −6 speed grade | _ | _ | 644 | MHz | | f <sub>OUT_EXT</sub> | Output frequency for external clock output | -5 speed grade | _ | _ | 720 | MHz | | | | -6 speed grade | _ | _ | 650 | MHz | | t <sub>OUTDUTY</sub> | Duty cycle for dedicated external clock output (when set to 50%) | _ | 45 | 50 | 55 | % | | t <sub>FCOMP</sub> | External feedback clock compensation time | _ | _ | _ | 10 | ns | | f <sub>DYCONFIGCLK</sub> | Dynamic configuration clock for mgmt_clk and scanclk | _ | _ | _ | 100 | MHz | | t <sub>LOCK</sub> | Time required to lock from end-of-device configuration or deassertion of areset | _ | _ | _ | 1 | ms | | | | | | | | continued | <sup>(48)</sup> This specification is limited by the I/O maximum frequency. The maximum achievable I/O frequency is different for each I/O standard and is depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. #### C10GX51002 | 2017.11.10 | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------|-----------|------|-----------| | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | - | _ | _ | 1 | ms | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on the areset signal | _ | 10 | _ | _ | ns | | t <sub>INCCJ</sub> (49)(50) | Input clock cycle-to-cycle jitter | F <sub>REF</sub> ≥ 100 MHz | _ | _ | 0.15 | UI (p-p) | | | | F <sub>REF</sub> < 100 MHz | _ | _ | 750 | ps (p-p) | | t <sub>OUTP3_DC</sub> | Period jitter for dedicated clock output | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 175 | ps (p-p) | | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 17.5 | mUI (p-p) | | t <sub>OUTCC3_DC</sub> | Cycle-to-cycle jitter for dedicated clock output | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 175 | ps (p-p) | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 17.5 | mUI (p-p) | | | | t <sub>OUTPJ_IO</sub> (51) | Period jitter for clock output on the regular I/O | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 600 | ps (p-p) | | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 60 | mUI (p-p) | | t <sub>OUTCCJ_IO</sub> (51) | Cycle-to-cycle jitter for clock output on the | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 600 | ps (p-p) | | | regular I/O | F <sub>OUT</sub> < 100 MHz | _ | _ | 60 | mUI (p-p) | | t <sub>CASC_OUTPJ_DC</sub> | Period jitter for dedicated clock output in | F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 175 | ps (p-p) | | | cascaded PLLs | F <sub>OUT</sub> < 100 MHz | _ | _ | 17.5 | mUI (p-p) | #### **Related Links** Memory Output Clock Jitter Specifications on page 42 Provides more information about the external memory interface clock output jitter specifications. <sup>(49)</sup> A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. <sup>(50)</sup> $F_{REF}$ is $f_{IN}/N$ , specification applies when N = 1. <sup>(51)</sup> External memory interface clock output jitter specifications use a different measurement method, which are available in Memory Output Clock Jitter Specification for Intel Cyclone 10 GX Devices table. ### **DSP Block Specifications** **DSP Block Performance Specifications for Intel Cyclone 10 GX Devices** Table 32. | Mode | | | Unit | | | |--------------------------------------------------------------------------|-----|-----|------|-----|-----| | | -E5 | -15 | -E6 | -16 | | | Fixed-point 18 × 19 multiplication mode | 456 | 438 | 364 | 346 | MHz | | Fixed-point 27 × 27 multiplication mode | 450 | 434 | 358 | 344 | MHz | | Fixed-point $18 \times 18$ multiplier adder mode | 459 | 440 | 370 | 351 | MHz | | Fixed-point 18 $ imes$ 18 multiplier adder summed with 36-bit input mode | 444 | 422 | 349 | 326 | MHz | | Fixed-point 18 × 19 systolic mode | 459 | 440 | 370 | 351 | MHz | | Complex 18 × 19 multiplication mode | 456 | 438 | 364 | 346 | MHz | | Floating point multiplication mode | 447 | 427 | 347 | 326 | MHz | | Floating point adder or subtract mode | 388 | 369 | 288 | 266 | MHz | | Floating point multiplier adder or subtract mode | 386 | 368 | 290 | 270 | MHz | | Floating point multiplier accumulate mode | 418 | 393 | 326 | 294 | MHz | | Floating point vector one mode | 404 | 382 | 306 | 282 | MHz | | Floating point vector two mode | 383 | 367 | 293 | 278 | MHz | ### **Memory Block Specifications** To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Intel Quartus Prime software to report timing for the memory block clocking schemes. When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in f<sub>MAX</sub>. Table 33. Memory Block Performance Specifications for Intel Cyclone 10 GX Devices | Memory | Mode | Performance | | | | | | | |------------|--------------------------------------------------------------------------------------------------|-------------|-----|-----|------|--|--|--| | | | -E5, -I5 | -E6 | -16 | Unit | | | | | MLAB | Single port, all supported widths (×16/×32) | 570 | 490 | 490 | MHz | | | | | | Simple dual-port, all supported widths (×16/×32) | 570 | 490 | 490 | MHz | | | | | | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 400 | 330 | 330 | MHz | | | | | | ROM, all supported width (×16/×32) | 570 | 490 | 490 | MHz | | | | | M20K Block | Single-port, all supported widths | 625 | 530 | 510 | MHz | | | | | | Simple dual-port, all supported widths | 625 | 530 | 510 | MHz | | | | | | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 470 | 410 | 410 | MHz | | | | | | Simple dual-port with ECC enabled, 512 × 32 | 410 | 360 | 360 | MHz | | | | | | Simple dual-port with ECC and optional pipeline registers enabled, 512 × 32 | 520 | 470 | 470 | MHz | | | | | | True dual port, all supported widths | 600 | 480 | 480 | MHz | | | | | | ROM, all supported widths | 625 | 530 | 510 | MHz | | | | ### **Temperature Sensing Diode Specifications** ### **Internal Temperature Sensing Diode Specifications** Table 34. Internal Temperature Sensing Diode Specifications for Intel Cyclone 10 GX Devices | Temperature Range | Temperature Range Accuracy Offset Calibrated Option | | Sampling Rate | Conversion Time | Resolution | | |-------------------|-----------------------------------------------------|----|---------------|-----------------|------------|--| | -40 to 100°C | ±5°C | No | 1 MHz | < 5 ms | 10 bits | | #### **Related Links** Transfer Function for Internal TSD Provides the transfer function for the internal TSD. ### **External Temperature Sensing Diode Specifications** #### **External Temperature Sensing Diode Specifications for Intel Cyclone 10 GX Devices** Table 35. - The typical value is at 25°C. - Diode accuracy improves with lower injection current. - Absolute accuracy is dependent on third party external diode ADC and integration specifics. | Description | Min | Тур | Max | Unit | |------------------------------------------|-----|------|-----|------| | I <sub>bias</sub> , diode source current | 10 | _ | 100 | μΑ | | V <sub>bias</sub> , voltage across diode | 0.3 | _ | 0.9 | V | | Series resistance | _ | _ | < 1 | Ω | | Diode ideality factor | _ | 1.03 | _ | _ | ### **Internal Voltage Sensor Specifications** #### Table 36. **Internal Voltage Sensor Specifications for Intel Cyclone 10 GX Devices** | Parameter | | Minimum | Typical | Maximum | Unit | |--------------------------|--------------------------------------------------|---------|---------|---------|------| | Resolution | | _ | _ | 6 | Bit | | Sampling rate | | _ | _ | 500 | Ksps | | Differential non-lineari | ty (DNL) | _ | _ | ±1 | LSB | | Integral non-linearity ( | INL) | _ | _ | ±1 | LSB | | Gain error | | _ | _ | ±1 | % | | Offset error | Offset error | | _ | ±1 | LSB | | Input capacitance | | _ | 20 | | pF | | Clock frequency | | 0.1 | _ | 11 | MHz | | Unipolar Input Mode | Unipolar Input Mode Input signal range for Vsigp | | _ | 1.5 | V | | | Common mode voltage on Vsign | 0 | _ | 0.25 | V | | | Input signal range for Vsigp – Vsign | 0 | _ | 1.25 | V | ### **Periphery Performance Specifications** This section describes the periphery performance, high-speed I/O, and external memory interface. Actual achievable frequency depends on design and system specific factors. Ensure proper timing closure in your design and perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. #### **High-Speed I/O Specifications** #### Table 37. High-Speed I/O Specifications for Intel Cyclone 10 GX Devices When serializer/deserializer (SERDES) factor J = 3 to 10, use the SERDES block. For LVDS applications, you must use the PLLs in integer PLL mode. You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin. The Intel Cyclone 10 GX devices support the following output standards using true LVDS output buffer types on all I/O banks: - True RSDS output standard with data rates of up to 360 Mbps - True mini-LVDS output standard with data rates of up to 400 Mbps | Symbol | Condition | -E5, -I5 | | | | -E6, -I6 | Unit | | |-------------------------------------------------------------------------------|----------------------------------------|----------|-----|----------|-----|----------|---------------------|-----| | | | Min | Тур | Max | Min | Тур | Max | | | f <sub>HSCLK_in</sub> (input clock frequency) True Differential I/O Standards | Clock boost factor<br>W = 1 to 40 (52) | 10 | _ | 700 | 10 | _ | 625 | MHz | | f <sub>HSCLK_in</sub> (input clock frequency) Single Ended I/O Standards | Clock boost factor<br>W = 1 to 40 (52) | 10 | _ | 625 | 10 | _ | 525 | MHz | | f <sub>HSCLK_OUT</sub> (output clock frequency) | _ | _ | _ | 700 (53) | _ | _ | 625 <sup>(53)</sup> | MHz | | continued | | | | | | | | | <sup>(52)</sup> Clock Boost Factor (W) is the ratio between the input data rate and the input clock rate. <sup>(53)</sup> This is achieved by using the PHY clock network. | Symbol | | Condition | | -E5, -I5 | | -E6, -I6 | | | | |-------------|--------------------------------------------------|-----------------------------------------------------------------|------|----------|---------------------|----------|-----|---------------------|---------| | | | | Min | Тур | Max | Min | Тур | Max | | | Transmitter | I/O Standards - | SERDES factor J = 4 to 10 (55)(56)(57) | (57) | _ | 1434 | (57) | _ | 1250 | Mbps | | | f <sub>HSDR</sub> (data rate) | SERDES factor<br>J = 3 (55)(56)(57) | (57) | _ | 1076 | (57) | _ | 938 | Mbps | | | | SERDES factor J = 2, uses<br>DDR registers | (57) | _ | 275 <sup>(58)</sup> | (57) | _ | 250 <sup>(58)</sup> | Mbps | | | | SERDES factor J = 1, uses<br>DDR registers | (57) | _ | 275 <sup>(58)</sup> | (57) | _ | 250 (58) | Mbps | | | t <sub>x Jitter</sub> - True<br>Differential I/O | Total jitter for data rate,<br>600 Mbps – 1.6 Gbps | _ | _ | 200 | _ | _ | 250 | ps | | | Standards | Total jitter for data rate,<br>< 600 Mbps | _ | _ | 0.12 | _ | _ | 0.15 | UI | | | t <sub>DUTY</sub> (59) | TX output clock duty cycle<br>for Differential I/O<br>Standards | 45 | 50 | 55 | 45 | 50 | 55 | % | | | t <sub>RISE &amp;</sub> & t <sub>FALL</sub> (56) | True Differential I/O<br>Standards | _ | _ | 180 | _ | _ | 200 | ps | | | | | | | | | | со | ntinued | <sup>(54)</sup> Requires package skew compensation with PCB trace length. The $F_{max}$ specification is based on the fast clock used for serial data. The interface $F_{max}$ is also dependent on the parallel clock domain which is design dependent and requires timing analysis. <sup>(56)</sup> The $V_{CC}$ and $V_{CCP}$ must be on a combined power layer and a maximum load of 5 pF for chip-to-chip interface. <sup>(57)</sup> The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and serializer do not have a minimum toggle rate. The maximum ideal data rate is the SERDES factor (J) x the PLL maximum output frequency ( $f_{OUT}$ ) provided you can close the design timing and the signal integrity meets the interface requirements. <sup>(59)</sup> Not applicable for DIVCLK = 1. ### Intel® Cyclone® 10 GX Device Datasheet ## C10GX51002 | 2017.11.10 | Symbol | | Condition | | -E5, -I5 | 5 | | -E6, -I6 | ; | Unit | |---------------------|-------------------------------------|--------------------------------------------|------|----------|-------------------------------------|------|----------|-------------------------------------|-------| | | | | Min | Тур | Max | Min | Тур | Max | | | | TCCS (59)(54) | True Differential I/O<br>Standards | _ | _ | 150 | _ | _ | 150 | ps | | Receiver | True Differential I/O Standards - | SERDES factor<br>J = 4 to 10 (55)(56)(57) | 150 | _ | 1434 | 150 | _ | 1250 | Mbps | | | f <sub>HSDRDPA</sub> (data<br>rate) | SERDES factor<br>J = 3 (55)(56)(57) | 150 | _ | 1076 | 150 | _ | 938 | Mbps | | | f <sub>HSDR</sub> (data rate) | SERDES factor J = 3 to 10 | (57) | _ | (61) | (57) | _ | (61) | Mbps | | | (without DPA) (54) | SERDES factor J = 2, uses<br>DDR registers | (57) | _ | (58) | (57) | _ | (58) | Mbps | | | | SERDES factor J = 1, uses<br>DDR registers | (57) | _ | (58) | (57) | _ | (58) | Mbps | | DPA (FIFO mode) | DPA run length | _ | _ | _ | 10000 | _ | _ | 10000 | UI | | DPA (soft CDR mode) | DPA run length | SGMII/GbE protocol | _ | _ | 5 | _ | _ | 5 | UI | | | | All other protocols | _ | _ | 50 data<br>transition<br>per 208 UI | _ | _ | 50 data<br>transition<br>per 208 UI | _ | | Soft CDR mode | Soft-CDR ppm tolerance | - | _ | _ | 300 | _ | _ | 300 | ± ppm | | Non DPA mode | Sampling Window | _ | _ | _ | 300 | _ | _ | 300 | ps | $<sup>^{\</sup>rm (60)}$ This applies to default pre-emphasis and $\rm V_{\rm OD}$ settings only. <sup>(61)</sup> You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. ## **DPA Lock Time Specifications** #### Figure 2. **DPA Lock Time Specifications with DPA PLL Calibration Enabled** Table 38. **DPA Lock Time Specifications for Intel Cyclone 10 GX Devices** The specifications are applicable to both extended and industrial grades. The DPA lock time is for one channel. One data transition is defined as a 0-to-1 or 1-to-0 transition. | Standard | Training Pattern | Number of Data Transitions in<br>One Repetition of the Training<br>Pattern | Number of Repetitions per 256<br>Data Transitions (62) | Maximum Data<br>Transition | |--------------------|---------------------|----------------------------------------------------------------------------|--------------------------------------------------------|----------------------------| | SPI-4 | 0000000001111111111 | 2 | 128 | 640 | | Parallel Rapid I/O | 00001111 | 2 | 128 | 640 | | | 10010000 | 4 | 64 | 640 | | Miscellaneous | 10101010 | 8 | 32 | 640 | | | 01010101 | 8 | 32 | 640 | <sup>(62)</sup> This is the number of repetitions for the stated training pattern to achieve the 256 data transitions. ## **LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications** Figure 3. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications for a Data Rate Equal to 1.4 Gbps LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification Table 39. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.4 Gbps | Jitter Frequ | Sinusoidal Jitter (UI) | | |--------------|------------------------|-------| | F1 | 10,000 | 25.00 | | F2 | 17,565 | 25.00 | | F3 | 1,493,000 | 0.28 | | F4 | 50,000,000 | 0.28 | Figure 4. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specifications for a Data Rate Less than 1.4 Gbps ## **Memory Standards Supported by the Hard Memory Controller** #### Table 40. Memory Standards Supported by the Hard Memory Controller for Intel Cyclone 10 GX Devices This table lists the overall capability of the hard memory controller. For specific details, refer to the External Memory Interface Spec Estimator. | Memory Standard | Rate Support | Speed Grade | Ping Pong PHY | Maximum Fre | quency (MHz) | |-----------------|--------------|-------------|---------------|-------------|--------------| | | | | Support | I/O Bank | 3 V I/O Bank | | DDR3 SDRAM | Half rate | -5 | Yes | 533 | 225 | | | | | _ | 533 | 225 | | | | -6 | Yes | 466 | 166 | | | | | _ | 466 | 166 | | | Quarter rate | -5 | Yes | 933 | 450 | | | | | _ | 933 | 450 | | | | -6 | Yes | 933 | 333 | | | | | | | continued | #### Intel® Cyclone® 10 GX Device Datasheet C10GX51002 | 2017.11.10 | Memory Standard | Memory Standard Rate Support Speed Grade | | Ping Pong PHY | Maximum Fre | quency (MHz) | |-----------------|------------------------------------------|----|---------------|-------------|--------------| | | | | Support | I/O Bank | 3 V I/O Bank | | | | | _ | 933 | 333 | | DDR3L SDRAM | Half rate | -5 | Yes | 533 | 225 | | | | | _ | 533 | 225 | | | | -6 | Yes | 466 | 166 | | | | | _ | 466 | 166 | | | Quarter rate | -5 | Yes | 933 | 450 | | | | | _ | 933 | 450 | | | | -6 | Yes | 933 | 333 | | | | | _ | 933 | 333 | | LPDDR3 SDRAM | Half rate | -5 | _ | 400 | 225 | | | | -6 | _ | 333 | 166 | | | Quarter rate | -5 | _ | 800 | 450 | | | | -6 | _ | 666 | 333 | ### **Related Links** External Memory Interface Spec Estimator Provides the specific details of the memory standards supported. ## **DLL Range Specifications** ### Table 41. DLL Frequency Range Specifications for Intel Cyclone 10 GX Devices Intel Cyclone 10 GX devices support memory interface frequencies lower than 600 MHz, although the reference clock that feeds the DLL must be at least 600 MHz. To support interfaces below 600 MHz, multiply the reference clock feeding the DLL to ensure the frequency is within the supported range. | Parameter | Performance (for All Speed Grades) | Unit | |-------------------------------|------------------------------------|------| | DLL operating frequency range | 600 - 1333 | MHz | ## **DQS Logic Block Specifications** ## Table 42. DQS Phase Shift Error Specifications for DLL-Delayed Clock (t<sub>DOS PSERR</sub>) for Intel Cyclone 10 GX Devices This error specification is the absolute maximum and minimum error. | Symbol | Performance (for All Speed Grades) | Unit | |------------------------|------------------------------------|------| | t <sub>DQS_PSERR</sub> | 5 | ps | ## **Memory Output Clock Jitter Specifications** ### Table 43. Memory Output Clock Jitter Specifications for Intel Cyclone 10 GX Devices The clock jitter specification applies to the memory output clock pins clocked by an I/O PLL, or generated using differential signal-splitter and double data I/O circuits clocked by a PLL output routed on a PHY clock network as specified. Intel recommends using PHY clock networks for better jitter performance. The memory output clock jitter is applicable when an input jitter of 10 ps peak-to-peak is applied with bit error rate (BER) $10^{-12}$ , equivalent to 14 sigma. | Protocol | Parameter | Symbol | Data Rate<br>(Mbps) | Min | Max | Unit | |----------|------------------------------|------------------------|---------------------|-----|-----|------| | DDR3 | Clock period jitter | t <sub>JIT(per)</sub> | 1,866 | -40 | 40 | ps | | | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | 1,866 | -40 | 40 | ps | | | Duty cycle jitter | t <sub>JIT(duty)</sub> | 1,866 | -40 | 40 | ps | ## **OCT Calibration Block Specifications** ### Table 44. OCT Calibration Block Specifications for Intel Cyclone 10 GX Devices | Symbol | Description | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|--------| | OCTUSRCLK | Clock required by OCT calibration blocks | _ | _ | 20 | MHz | | T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for $\rm R_S$ OCT $/\rm R_T$ OCT calibration | > 2000 | _ | _ | Cycles | | T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out | _ | 32 | _ | Cycles | | T <sub>RS_RT</sub> | Time required between the $dyn\_term\_ctrl$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between $R_S$ OCT and $R_T$ OCT | _ | 2.5 | _ | ns | Figure 5. Timing Diagram for on oe and dyn\_term\_ctrl Signals ## **Configuration Specifications** This section provides configuration specifications and timing for Intel Cyclone 10 GX devices. ## **POR Specifications** Power-on reset (POR) delay is defined as the delay between the time when all the power supplies monitored by the POR circuitry reach the minimum recommended operating voltage to the time when the nSTATUS is released high and your device is ready to begin configuration. Table 45. Fast and Standard POR Delay Specification for Intel Cyclone 10 GX Devices | POR Delay | Minimum | Maximum | Unit | |-----------|---------|--------------------|------| | Fast | 4 | 12 <sup>(63)</sup> | ms | | Standard | 100 | 300 | ms | #### **Related Links** **MSEL Pin Settings** Provides more information about POR delay based on MSEL pin settings for each configuration scheme. <sup>(63)</sup> The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip. ## **JTAG Configuration Timing** JTAG Timing Parameters and Values for Intel Cyclone 10 GX Devices Table 46. | Symbol | Description | Min | Max | Unit | |-------------------------|------------------------------------------|-------------------------|-----|------| | t <sub>JCP</sub> | TCK clock period | 30, 167 <sup>(64)</sup> | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 2 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 | ns | ## **FPP Configuration Timing** ## DCLK-to-DATA[] Ratio (r) for FPP Configuration Fast passive parallel (FPP) configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature. Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP $\times 16$ where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps. <sup>(64)</sup> The minimum TCK clock period is 167 ns if $V_{CCBAT}$ is within the range 1.2 V – 1.5 V when you perform the volatile key programming. ### Table 47. DCLK-to-DATA[] Ratio for Intel Cyclone 10 GX Devices You cannot turn on encryption and compression at the same time for Intel Cyclone 10 GX devices. | Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] Ratio (r) | |----------------------|------------|-------------|--------------------------| | FPP (8-bit wide) | Off | Off | 1 | | | On | Off | 1 | | | Off | On | 2 | | FPP (16-bit wide) | Off | Off | 1 | | | On | Off | 2 | | | Off | On | 4 | | FPP (32-bit wide) | Off | Off | 1 | | | On | Off | 4 | | | Off | On | 8 | ## FPP Configuration Timing when DCLK-to-DATA[] = 1 Note: When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP $\times 8$ , FPP $\times 16$ , and FPP ×32. For the respective DCLK-to-DATA[] ratio, refer to the DCLK-to-DATA[] Ratio for Intel Cyclone 10 GX Devices table. ## Table 48. FPP Timing Parameters When the DCLK-to-DATA[] Ratio is 1 for Intel Cyclone 10 GX Devices Use these timing parameters when the decompression and design security features are disabled. | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|------------------------------|---------|-----------------------|-----------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | 480 | 1,440 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | 320 | 960 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nSTATUS low pulse width | 268 | 3,000 <sup>(65)</sup> | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 3,000 <sup>(66)</sup> | μs | | | | | | continued | <sup>(65)</sup> This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. | Symbol | Parameter | Minimum | Maximum | Unit | |-------------------------|---------------------------------------------------|--------------------------------------------|---------|------| | t <sub>CF2CK</sub> (67) | nCONFIG high to first rising edge on DCLK | 3,010 | _ | μs | | t <sub>ST2CK</sub> (67) | nSTATUS high to first rising edge of DCLK | 10 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 × 1/f <sub>MAX</sub> | _ | S | | t <sub>CL</sub> | DCLK low time | 0.45 × 1/f <sub>MAX</sub> | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency (FPP ×8/×16/×32) | _ | 100 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (68) | 175 | 830 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | - | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (600 × CLKUSR period) | - | _ | **FPP Configuration Timing** Provides the FPP configuration timing waveforms. <sup>(66)</sup> This value is applicable if you do not delay configuration by externally holding the nSTATUS low. <sup>(67)</sup> If nSTATUS is monitored, follow the $t_{ST2CK}$ specification. If nSTATUS is not monitored, follow the $t_{CF2CK}$ specification. <sup>(68)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. ## **FPP Configuration Timing when DCLK-to-DATA[] >1** ### Table 49. FPP Timing Parameters When the DCLK-to-DATA[] Ratio is >1 for Intel Cyclone 10 GX Devices Use these timing parameters when you use the decompression and design security features. | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------------------|----------------------------------------------|---------------------------------------|------------|-----------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | 480 | 1,440 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | 320 | 960 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nSTATUS low pulse width | 268 | 3,000 (69) | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 3,000 (69) | μs | | t <sub>CF2CK</sub> <sup>(70)</sup> | nCONFIG high to first rising edge on DCLK | 3,010 | _ | μs | | t <sub>ST2CK</sub> <sup>(70)</sup> | nSTATUS high to first rising edge of DCLK | 10 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | N-1/f <sub>DCLK</sub> <sup>(71)</sup> | _ | S | | t <sub>CH</sub> | DCLK high time | 0.45 × 1/f <sub>MAX</sub> | _ | S | | t <sub>CL</sub> | DCLK low time | 0.45 × 1/f <sub>MAX</sub> | _ | s | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | s | | f <sub>MAX</sub> | DCLK frequency (FPP ×8/×16/×32) | _ | 100 | MHz | | t <sub>R</sub> | Input rise time | _ | 40 | ns | | t <sub>F</sub> | Input fall time | _ | 40 | ns | | | | • | | continued | <sup>(69)</sup> You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. $<sup>^{(70)} \ \ \</sup>text{If nSTATUS is monitored, follow the } t_{\text{ST2CK}} \ \text{specification.} \ \text{If nSTATUS is not monitored, follow the } t_{\text{CF2CK}} \ \text{specification.}$ $<sup>^{(71)}\,</sup>$ N is the DCLK-to-DATA ratio and $f_{DCLK}$ is the DCLK frequency the system is operating. | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|---------------------------------------------------|------------------------------------------|---------|------| | t <sub>CD2UM</sub> | CONF_DONE high to user mode (72) | 175 | 830 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | $t_{CD2CU} + (600 \times CLKUSR period)$ | _ | _ | #### **FPP Configuration Timing** Provides the FPP configuration timing waveforms. ## **AS Configuration Timing** ### Table 50. AS Timing Parameters for AS ×1 and AS ×4 Configurations in Intel Cyclone 10 GX Devices The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. The $t_{CF2CD}$ , $t_{CF2ST0}$ , $t_{CFG}$ , $t_{STATUS}$ , and $t_{CF2ST1}$ timing parameters are identical to the timing parameters for passive serial (PS) mode listed in PS Timing Parameters for Intel Cyclone 10 GX Devices table. | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|---------------------------------------------------|--------------------------------------------|---------|------| | t <sub>co</sub> | DCLK falling edge to AS_DATAO/ASDO output | _ | 2 | ns | | t <sub>SU</sub> | Data setup time before falling edge on DCLK | 1 | _ | ns | | t <sub>DH</sub> | Data hold time after falling edge on DCLK | 1.5 | _ | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode | 175 | 830 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | - | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (600 × CLKUSR period) | - | _ | <sup>(72)</sup> The minimum and maximum numbers apply only if you use the internal oscillator as the clock source for initializing the device. - PS Configuration Timing on page 49 - AS Configuration Timing Provides the AS configuration timing waveform. ## **DCLK Frequency Specification in the AS Configuration Scheme** ### Table 51. DCLK Frequency Specification in the AS Configuration Scheme This table lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz. You can only set 12.5, 25, 50, and 100 MHz in the Intel Quartus Prime software. | Parameter | Minimum | Typical | Maximum | Intel Quartus Prime<br>Software Settings | Unit | |------------------------------------|---------|---------|---------|------------------------------------------|------| | DCLK frequency in AS configuration | 5.3 | 7.5 | 9.7 | 12.5 | MHz | | scheme | 10.5 | 15.0 | 19.3 | 25.0 | MHz | | | 21.0 | 30.0 | 38.5 | 50.0 | MHz | | | 42.0 | 60.0 | 77.0 | 100.0 | MHz | ## **PS Configuration Timing** ### Table 52. PS Timing Parameters for Intel Cyclone 10 GX Devices | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|------------------------------|----------|------------|-----------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | 480 | 1,440 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | 320 | 960 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nSTATUS low pulse width | 268 | 3,000 (73) | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 3,000 (74) | μs | | | ' | <u>'</u> | | continued | | Symbol | Parameter | Minimum | Maximum | Unit | |------------------------------------|---------------------------------------------------|--------------------------------------------|---------|------| | t <sub>CF2CK</sub> (75) | nCONFIG high to first rising edge on DCLK | 3,010 | _ | μs | | t <sub>ST2CK</sub> <sup>(75)</sup> | nSTATUS high to first rising edge of DCLK | 10 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 × 1/f <sub>MAX</sub> | _ | s | | t <sub>CL</sub> | DCLK low time | 0.45 × 1/f <sub>MAX</sub> | _ | s | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | s | | f <sub>MAX</sub> | DCLK frequency | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (76) | 175 | 830 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | - | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (600 × CLKUSR period) | _ | _ | ### **PS** Configuration Timing Provides the PS configuration timing waveform. <sup>(73)</sup> This value is applicable if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. <sup>(74)</sup> This value is applicable if you do not delay configuration by externally holding the nSTATUS low. <sup>(75)</sup> If nSTATUS is monitored, follow the $t_{ST2CK}$ specification. If nSTATUS is not monitored, follow the $t_{CF2CK}$ specification. <sup>(76)</sup> The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device. C10GX51002 | 2017.11.10 ### **Initialization** Table 53. Initialization Clock Source Option and the Maximum Frequency for Intel Cyclone 10 GX Devices | Initialization Clock Source | Configuration Scheme | Maximum Frequency (MHz) | Minimum Number of Clock Cycles | |-----------------------------|----------------------|-------------------------|--------------------------------| | Internal Oscillator | AS, PS, and FPP | 12.5 | 600 | | CLKUSR (77)(78) | AS, PS, and FPP | 100 | | ## **Configuration Files** There are two types of configuration bit stream formats for different configuration schemes: - PS and FPP—Raw Binary File (.rbf) - AS—Raw Programming Data File (.rpd) The .rpd file size follows the Intel configuration devices capacity. However, the actual configuration bit stream size for .rpd file is the same as .rbf file. <sup>(77)</sup> To enable CLKUSR as the initialization clock source, turn on the **Enable user-supplied start-up clock (CLKUSR)** option in the Intel Quartus Prime software from the **General** panel of the **Device and Pin Options** dialog box. <sup>(78)</sup> If you use the CLKUSR pin for AS and transceiver calibration simultaneously, the only allowed frequency is 100 MHz. #### **Configuration Bit Stream Sizes for Intel Cyclone 10 GX Devices** Table 54. Use this table to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Intel Quartus Prime software. However, for a specific version of the Intel Quartus Prime software, any design targeted for the same device has the same uncompressed configuration file size. I/O configuration shift register (IOCSR) is a long shift register that facilitates the device I/O peripheral settings. The IOCSR bit stream is part of the uncompressed configuration bit stream, and it is specifically for the Configuration via Protocol (CvP) feature. Uncompressed configuration bit stream sizes are subject to change for improvements and optimizations in the configuration algorithm. | Variant | Product Line | Uncompressed Configuration Bit<br>Stream Size (bits) | IOCSR Bit Stream Size (bits) | Recommended EPCQ-L Serial Configuration Device | |---------------------|--------------|------------------------------------------------------|------------------------------|------------------------------------------------| | Intel Cyclone 10 GX | GX 085 | 81,923,582 | 2,507,264 | EPCQ-L256 or higher density | | | GX 105 | 81,923,582 | 2,507,264 | EPCQ-L256 or higher density | | | GX 150 | 81,923,582 | 2,507,264 | EPCQ-L256 or higher density | | | GX 220 | 81,923,582 | 2,507,264 | EPCQ-L256 or higher density | ## **Minimum Configuration Time Estimation** ### Table 55. Minimum Configuration Time Estimation for Intel Cyclone 10 GX Devices The estimated values are based on the uncompressed configuration bit stream sizes in the Configuration Bit Stream Sizes for Intel Cyclone 10 GX Devices table. | Variant | Product Line | Active Serial <sup>(79)</sup> | | | Fast Passive Parallel (80) | | | |---------------------|--------------|-------------------------------|------------|------------------------------------|----------------------------|------------|---------------------------------------| | | | Width | DCLK (MHz) | Minimum Configuration<br>Time (ms) | Width | DCLK (MHz) | Minimum<br>Configuration Time<br>(ms) | | Intel Cyclone 10 GX | GX 085 | 4 | 100 | 204.81 | 32 | 100 | 25.60 | | | GX 105 | 4 | 100 | 204.81 | 32 | 100 | 25.60 | | | GX 150 | 4 | 100 | 204.81 | 32 | 100 | 25.60 | | | GX 220 | 4 | 100 | 204.81 | 32 | 100 | 25.60 | #### **Related Links** - Configuration Files on page 51 - DCLK Frequency Specification in the AS Configuration Scheme on page 49 Provides the DCLK frequency using internal oscillator. <sup>(79)</sup> The minimum configuration time is calculated based on DCLK frequency of 100 MHz. Only external CLKUSR may guarantee the frequency accuracy of 100 MHz. If you use internal oscillator of 100 MHz, you may not get the actual frequency of 100 MHz. For the DCLK frequency using internal oscillator, refer to the DCLK Frequency Specification in the AS Configuration Scheme table. <sup>(80)</sup> Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic. ## **Remote System Upgrades** Table 56. Remote System Upgrade Circuitry Timing Specifications for Intel Cyclone 10 GX Devices | Parameter | Minimum | Maximum | Unit | |-------------------------------|---------|---------|------| | f <sub>MAX_RU_CLK</sub> (81) | _ | 40 | MHz | | t <sub>RU_nCONFIG</sub> (82) | 250 | _ | ns | | t <sub>RU_nRSTIMER</sub> (83) | 250 | - | ns | #### **Related Links** - Remote System Upgrade State Machine Provides more information about configuration reset (RU CONFIG) signal. - User Watchdog Timer Provides more information about reset timer (RU nRSTIMER) signal. ## **User Watchdog Internal Circuitry Timing Specifications** Table 57. User Watchdog Internal Oscillator Frequency Specifications for Intel Cyclone 10 GX Devices | Parameter | Minimum | Typical | Maximum | Unit | |---------------------------------------------|---------|---------|---------|------| | User watchdog internal oscillator frequency | 5.3 | 7.9 | 12.5 | MHz | ## I/O Timing The Intel Quartus Prime Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route. <sup>(81)</sup> This clock is user-supplied to the remote system upgrade circuitry. If you are using the Intel FPGA Remote Update IP core, the clock user-supplied to the Intel FPGA Remote Update IP core must meet this specification. <sup>(82)</sup> This is equivalent to strobing the reconfiguration input of the Intel FPGA Remote Update IP core high for the minimum timing specification. <sup>(83)</sup> This is equivalent to strobing the reset\_timer input of the Intel FPGA Remote Update IP core high for the minimum timing specification. AN775: I/O Timing Information Generation Guidelines Provides more information about I/O timing information generation using the Intel Quartus Prime software. ## **Programmable IOE Delay** ### **Table 58. IOE Programmable Delay for Intel Cyclone 10 GX Devices** For the exact values for each setting, use the latest version of the Intel Quartus Prime software. Programmable IOE delay settings are only applicable for I/O buffers and do not apply for any other delay elements in the Cyclone 10 Intel FPGA PHYLite for Parallel Interfaces IP core. | Parameter <sup>(84)</sup> | | Minimum<br>Offset <sup>(85)</sup> | Fast Model | | Slow Model | | Unit | |---------------------------------------------|----------|-----------------------------------|------------|------------|------------|----------|------| | | Settings | Offset (63) | Extended | Industrial | -E5, -I5 | -E6, -I6 | | | Input Delay Chain Setting (IO_IN_DLY_CHN) | 64 | 0 | 2.012 | 2.003 | 5.241 | 6.035 | ns | | Output Delay Chain Setting (IO_OUT_DLY_CHN) | 16 | 0 | 0.478 | 0.475 | 1.263 | 1.462 | ns | ## **Glossary** ### **Table 59.** Glossary | Term | Definition | |----------------------------|--------------------------| | Differential I/O Standards | Receiver Input Waveforms | | | continued | <sup>(84)</sup> You can set this value in the Intel Quartus Prime software by selecting **Input Delay Chain Setting** or **Output Delay Chain Setting** in the **Assignment Name** column. <sup>(85)</sup> Minimum offset does not include the intrinsic delay. **Term Definition** Single-Ended Waveform Positive Channel (p) = V<sub>IH</sub> $V_{\text{ID}}$ Negative Channel (n) = V<sub>IL</sub> $V_{CM}$ Ground Differential Waveform $V_{\text{ID}}$ -p-n=0V $V_{ID}$ Transmitter Output Waveforms Single-Ended Waveform Positive Channel (p) = V<sub>OH</sub> $V_{OD}$ Negative Channel (n) = V<sub>OL</sub> $V_{CM}$ Ground Differential Waveform $v_{od}$ - p - n = 0 V $V_{OD}$ **f**HSCLK I/O PLL input clock frequency. $f_{HSDR}$ High-speed I/O block—Maximum/minimum LVDS data transfer rate $(f_{HSDR} = 1/TUI)$ , non-DPA. High-speed I/O block—Maximum/minimum LVDS data transfer rate f<sub>HSDRDPA</sub> $(f_{HSDRDPA} = 1/TUI)$ , DPA. High-speed I/O block—Deserialization factor (width of parallel data bus). JTAG Timing Specifications JTAG Timing Specifications: continued... | times determine the ideal strobe position in the sampling window, as shown: Simple | Term | Definition | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Sampling window (SW) Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window, as shown: O.5 x TCCS | | TDI $t_{JCP} \longrightarrow t_{JCL} \longrightarrow t_{JPSU} \longrightarrow t_{JPH}$ TCK $t_{JPZX} \longrightarrow t_{JPCO} \longrightarrow t_{JPXZ}$ | | | | times determine the ideal strobe position in the sampling window, as shown: Simple | R <sub>L</sub> | Receiver differential input discrete resistor (external to the Intel Cyclone 10 GX device). | | | | voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing. | Sampling window (SW) | Bit Time 0.5 x TCCS RSKM Sampling Window RSKM 0.5 x TCCS | | | | | Single-ended voltage referenced I/O standard | the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to | | | | Term | Definition | | | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | V <sub>CC10</sub> | | | | | | | | | | V <sub>OH</sub> V <sub>IH(AC)</sub> | | | | | V IH(DC) | | | | | V <sub>REF</sub> V <sub>IL(DC)</sub> | | | | | V <sub>IL(AC)</sub> | | | | | | | | | | $V_{SS}$ | | | | $t_C$ | High-speed receiver/transmitter input and output clock period. | | | | TCCS (channel-to-channel-skew) | The timing difference between the fastest and slowest output edges, including the $t_{CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the Timing Diagram figure under SW in this table). | | | | t <sub>DUTY</sub> | High-speed I/O block—Duty cycle on high-speed transmitter output clock. | | | | t <sub>FALL</sub> | Signal high-to-low transition time (80–20%) | | | | t <sub>INCC</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input | | | | t <sub>OUTPJ_IO</sub> | Period jitter on the GPIO driven by a PLL | | | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL | | | | t <sub>RISE</sub> | Signal low-to-high transition time (20–80%) | | | | Timing Unit Interval (TUI) | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(Receiver\ Input\ Clock\ Frequency\ Multiplication\ Factor) = t_C/w)$ . | | | | V <sub>CM(DC)</sub> | DC Common mode input voltage. | | | | V <sub>ICM</sub> | Input Common mode voltage—The common mode of the differential signal at the receiver. | | | | $V_{\mathrm{ID}}$ | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | | | V <sub>IH</sub> | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | | | | continued | | | | Term | Definition | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>IH(AC)</sub> | High-level AC input voltage | | V <sub>IH(DC)</sub> | High-level DC input voltage | | V <sub>IL</sub> | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | V <sub>OCM</sub> | Output Common mode voltage—The common mode of the differential signal at the transmitter. | | V <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission line at the transmitter. | | V <sub>SWING</sub> | Differential input voltage | | V <sub>IX</sub> | Input differential cross point voltage | | V <sub>OX</sub> | Output differential cross point voltage | | w | High-speed I/O block—Clock Boost Factor | # **Document Revision History for Intel Cyclone 10 GX Device Datasheet** | Date | Version | Changes | |---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | November 2017 | 2017.11.10 | <ul> <li>Changed the full symbol names for V<sub>CCR_GXB</sub> and V<sub>CCT_GXB</sub>, and changed the description for V<sub>CCH_GXB</sub> in the <i>Transceiver Power Supply Operating Conditions for Intel Cyclone 10 GX Devices</i> table.</li> <li>Removed note from the <i>Transceiver Power Supply Operating Conditions</i> section.</li> <li>Added a footnote in the <i>Reference Clock Specifications</i> table.</li> <li>Removed the "Programmable AC Gain at High Gain mode and Data Rate ≤ 12.5 Gbps" parameter from the <i>Receiver Specifications</i> table.</li> <li>Changed the channel span descriptions for the x1 and x6 clock networks in the <i>Transceiver Clock Network Maximum Data Rate Specifications</i> table.</li> <li>Changed the description of the VOD ratio in the <i>Typical Transmitter V<sub>OD</sub> Settings</i> table.</li> <li>Changed the specifications for CDR PPM deviation limit in the <i>Receiver Specifications</i> table.</li> <li>Updated the description for V<sub>CCT_GXB</sub>, V<sub>CCR_GXB</sub>, and V<sub>CCH_GXB</sub>.</li> </ul> | | | | $ullet$ Added note to $V_{ m I}$ in the Recommended Operating Conditions for Intel Cyclone 10 GX Devices table. | | | | Updated notes to RSDS and Mini-LVDS in the Differential I/O Standards Specifications for Intel Cyclone 10 GX Devices table. | | | | • Updated f <sub>VCO</sub> specifications in the <i>Fractional PLL Specifications for Intel Cyclone 10 GX Devices</i> table. | | | | continued | | Date | Version | Changes | |----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Updated temperature range from "-40 to 125°C" to "-40 to 100°C" in the Internal Temperature Sensing Diode Specifications for Intel Cyclone 10 GX Devices table. | | | | Updated the description for the Memory Output Clock Jitter Specifications for Intel Cyclone 10 GX Devices table. | | | | Updated the following IP cores name: | | | | Intel FPGA Remote Update | | | | Cyclone 10 Intel FPGA PHYLite for Parallel Interfaces | | | | Removed automotive-grade information. | | | | Removed Preliminary tags. | | May 2017 | 2017.05.08 | Initial release. |