

Data sheet acquired from Harris Semiconductor SCHS099B – Revised January 2003

# CD40109B Types

# CMOS Quad Low-to-High Voltage Level Shifter Fe

High-Voltage Types (20-Volt Rating)

## CD401098 contains four low-to-high-voltage level-shifting circuits. Each circuit will shift a low-voltage digital-logic input signal (A, B, C, D) with logical 1 = V<sub>CC</sub> and logical 0 = V<sub>SS</sub> to a higher-voltage out-put signal (E, F, G, H) with logical 1 = V<sub>DD</sub> and logical 0 = V<sub>SS</sub>.

The CD40109, unlike other low-to-high level-shifting circuits, does not require the presence of the high-voltage supply (VDD) before the application of either the low-voltage supply (V<sub>CC</sub>) or the input signals. There are no restrictions on the sequence of application of VDD, VCC, or the input signals. In addition, with one exception there are no restrictions on the relative magnitudes of the supply voltages or input signals within the device maximum ratings, provided that the input signal swings between VSS and at least 0.7 VCC;  $V_{CC}$  may exceed  $V_{DD}$ , and input signals may exceed  $V_{CC}$  and  $V_{DD}$ . When operated in the mode  $V_{CC} > V_{DD}$ , the CD40109 will operate as a high-to-low level-shifter.

The CD40109 also features individual threestate output capability. A low level on any of the separately enabled three-state output controls produces a high-impedance-state in the corresponding output.

The CD40109B-Series types are supplied in 16-lead ceramic dual-in-line packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

#### Applications:

- High-or-low level-shifting with three-state outputs for unidirectional or bidirectional bussing
- Isolation of logic subsystems using separate power supplies from supply sequencing, supply loss and supply regulation considerations

#### Features:

- Independence of power supply sequence considerations—V<sub>CC</sub> can exceed V<sub>DD</sub>, input signals can exceed both V<sub>CC</sub> and V<sub>DD</sub>
- Up and down level-shifting capability
- Three-state outputs with separate enable controls
- Standardized, symmetrical output characteristics
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (full package-temperature range)
  - = 1 V at  $V_{CC}$  = 5 V,  $V_{DD}$  = 10 V
  - = 2 V at V<sub>CC</sub> = 10 V, V<sub>DD</sub> = 15 V
- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of "B" Series CMOS Devices"



#### RECOMMENDED OPERATING CONDITIONS

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| 0114 D 4 077 010710             | Lii  | IMITA |       |
|---------------------------------|------|-------|-------|
| CHARACTERISTIC                  | MIN. | MAX.  | UNITS |
| Supply-Voltage Range (For TA =  |      |       |       |
| Full Package-Temperature Range) | 3    | 18    | V.    |

#### MAXIMUM RATINGS, Absolute-Maximum Values:

LEAD TEMPERATURE (DURING SOLDERING):

| DC SUPPLY-VOLTAGE RANGE, (V <sub>DD</sub> )                                |
|----------------------------------------------------------------------------|
| Voltages referenced to VSS Terminal)0.5V to +20V                           |
| OUTPUT VOLTAGE RANGE, ALL OUTPUTS0.5 V to V <sub>DD</sub> +0.5 V           |
| DC INPUT CURRENT, ANY ONE INPUT ±10mA                                      |
| POWER DISSIPATION PER PACKAGE (PD):                                        |
| For T <sub>A</sub> = -55°C to +100°C                                       |
| For T <sub>A</sub> = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                   |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) 100mW          |
| OPERATING-TEMPERATURE RANGE (T <sub>A</sub> )55°C to +125°C                |
| STORAGE TEMPERATURE RANGE (Tato)65°C to +150°C                             |

At distance 1/16  $\pm$  1/32 inch (1.59  $\pm$  0.79mm) from case for 10s max ...... +265°C



LOGIC 0 - LOW(V<sub>SS</sub>) X - DON'T CARE Z - HIGH IMPEDANCE LOGIC 1 - V<sub>CC</sub> at INPUTS and V<sub>DD</sub> at OUTPUTS



Fig.1 - CD40109B logic diagram (1 of 4 units).

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARACTER                                      | COND      | ITION      | IS                     | LIN   | IITS AT | INDICA | TED TE | MPERA       | UNITS                       |      |       |
|------------------------------------------------|-----------|------------|------------------------|-------|---------|--------|--------|-------------|-----------------------------|------|-------|
| ISTIC                                          | Vo<br>(V) | VIN<br>(V) | V <sub>DD</sub><br>(V) | -55   | -40     | +85    | +125   | Min.        | +25<br>Typ.                 | Max. |       |
| Quiescent Device                               | _         | 0,5        | 5                      | 1     | 1       | 30     | 30     |             | 0.02                        | 1    | 5 - T |
| Current,<br>IDD Max.                           | - 1       | 0,10       | 10                     | 2     | 2       | 60     | 60     |             | 0.02                        | 2    | ١ .   |
|                                                | - 1       | 0,15       | 15                     | 4     | - 4     | 120    | 120    | -           | 0.02                        | 4    | μΑ    |
|                                                | _         | 0,20       | 20                     | 20    | 20      | 600 .  | 600    | <del></del> | 0.04                        | 20   |       |
| Output Low                                     | 0.4       | 0,5        | 5                      | 0.64  | 0.61    | 0.42   | 0.36   | 0.51        | 1                           |      |       |
| (Sink) Current                                 | 0.5       | 0,10       | 10                     | 1.6   | 1.5     | 1.1    | 0.9    | 1.3         | 2.6                         |      | 100   |
| IOL Min.                                       | 1.5       | 0,15       | 15                     | 4.2   | 4       | 2.8    | 2.4    | 3 4         | 6.8                         |      |       |
| Output High<br>(Source)<br>Current,            | 4.6       | .0,5       | 5 .                    | -0.64 | -0.61   | -0.42  | -0.36  | -0.51       | -1                          | -    | mA    |
|                                                | 2.5       | 0,5        | 5                      | -2    | -1.8    | -1.3   | -1.15  | -1.6        | <sub>ှ</sub> -3.2           | -    |       |
|                                                | 9.5       | 0,10       | 10                     | -1.6  | -1.5    | -1.1   | -0.9   | -1.3        | -2.6                        | -    |       |
| IOH Min.                                       | 13.5      | 0,15       | 15                     | -4.2  | -4      | -2.8   | 2.4    | -3.4        | -6.8                        | . –  |       |
| Output Voltage:                                | _         | 0,5        | 5                      |       | 0       | .05    |        | _           | 0                           | 0.05 |       |
| Low-Level,                                     | _         | 0,10       | 10                     |       | 0       | .05    |        | _           | 0                           | 0.05 |       |
| VOL Max.                                       |           | 0,15       | 15                     |       | 0       | .05    |        |             | 0                           | 0.05 | V     |
| Output Voltage:                                |           | 0,5        | 5                      |       | 4       | 95     |        | 4.95        | . 5                         | -    | v     |
| High-Level,                                    | · -       | 0,10       | 10                     |       | . 9     | .95    |        | 9.95        | 10                          |      |       |
| VOH Min.                                       |           | 0,15       | 15                     |       | 14      | :95    |        | 14.95       | 15                          | _    | 1 :   |
| Input Current IIN Max.                         |           | 0,18       | 18                     | ±0.1  | ±0.1    | ±1     | ±1     | _           | ±10-5                       | ±0.1 | μΑ    |
| 3-State Output<br>Leakage Current<br>IOUT Max. |           | 0,18       | 18                     | ±0.4  | ±0.4    | ±12    | ±12    | : 2.73<br>— | ±10 <sup>-4</sup>           | ±0.4 | μΑ    |
|                                                | 35        | Vcc<br>(V) | V <sub>DD</sub><br>(V) | :     |         | y 1    |        | n i e       |                             |      |       |
| Input Low<br>Voltage,                          | 1,9       | 5          | 10                     |       |         | .5     |        |             | _                           | 1.5  |       |
| VIL Max.                                       | 1.5, 13.5 | 10         | 15                     |       |         | 3      |        | _           | _                           | 3    |       |
| Input High                                     | 1,9       | 5          | 10                     |       |         | 3.5    | ,      | 3.5         |                             | -    | \ \   |
| Voltage,<br>VIH Min.                           | 1.5,13.5  | 10         | 15                     |       |         | 7<br>  |        | 7           | 19 <u>14 </u><br>19 1 4 1 1 | _    |       |



Fig.5 - Minimum output high (source)current characteristics.



Fig.6 - Typical transition time as a function of load capacitance.



Fig.2 - Typical output low (sink) current characteristics.



Fig.3 – Minimum output low (sink) current characteristics.



Fig.4 - Typical output high (source).



Fig.7 - Typical high-to-low propagation delay time as a function of load capacitance.

#### CD40109B Types

# DYNAMIC ELECTRICAL CHARACTERISTICS at T $_A$ = 25°C, Input t $_r$ , t $_f$ = 20 ns, C $_L$ = 50 pF, R $_L$ = 200 k $\Omega$ unless otherwise specified

|                                | SHIFTING    | Vcc      | V <sub>DD</sub> | LIN        | UTS        |       |
|--------------------------------|-------------|----------|-----------------|------------|------------|-------|
| CHARACTERISTIC                 | MODE        | (V)      | (V)             | Тур.       | Max.       | UNITS |
| Propagation Delay - Data Input | -           | 5        | 10              | 300        | 600        |       |
| to Output:                     | L-H         | 5        | 15              | 220        | 440        |       |
| Mah sa Laur Laur La            |             | 10       | 15              | 180        | 360        | ns    |
| High-to-Low Level, tpHL        |             | 10       | 5               | 250        | 500        |       |
|                                | H_L         | 15       | 5               | 250        | 500        |       |
|                                |             | 15       | 10              | 120        | 240        |       |
|                                |             | 5        | 10              | 130        | 260        |       |
|                                | L-H         | 5        | 15              | 120        | 240        |       |
| Low-to-High Level, tpLH        |             | 10       | 15              | 70         | 140        |       |
| Edw-to-riigh cever, tPLH       |             | 10       | 5               | 230        | 460        | ns    |
|                                | H-L         | 15       | 5               | 230        | 460        |       |
|                                |             | 15       | 10              | 80         | 160        |       |
| 3-State Disable Delay:         |             | 5        | 10              | 60         | 120        |       |
| R <sub>L</sub> = 1 kΩ          | L-H         | 5        | 15              | 75         | 150        |       |
| Output High to High            |             | 10       | 15              | 35         | 70         | ns    |
| Impedance, tpHZ                | H-L         | 10       | 5               | 200        | 400        | 115   |
|                                |             | 15       | 5               | 200        | 400        |       |
|                                |             | 15       | 10              | 40         | 80         |       |
| ·                              | . L-H       | 5        | 10              | 370        | 740        | ns    |
| Output Low to High             |             | 5        | 15              | 300        | 600        |       |
| Impedance, tp_Z                |             | 10       | 15              | 250        | 500        |       |
| #                              |             | 10       | 5               | 250        | 500        |       |
| :                              |             | 15       | 5               | 250        | 500        |       |
|                                |             | 15       | 10              | 130        | 260        |       |
| ,                              |             | 5        | 10              | 320        | 640        |       |
| High Impedance to              | L–H         | 5        | 15              | 230        | 460        |       |
| Output High, tpZH              |             | 10       | 15              | 180        | 360        | ns    |
|                                |             | 10       | 5               | 300        | 600        |       |
|                                | H-L         | 15<br>15 | 5<br>10         | 300<br>130 | 600<br>260 |       |
|                                |             | 5        | 10              |            |            |       |
|                                | L-H         | 5<br>5   | 15              | 100<br>80  | 200<br>160 |       |
| High Impedance to              | <u>.</u> ., | 10       | 15              | 40         | 80         |       |
| Output Low, tpZL               |             | 10       | 5               | 200        | 400        | ns    |
|                                | H-L         | 15       | 5               | 200        | 400        |       |
|                                | ,,          | 15       | 10              | 40         | 80         |       |
| 7 Turkeya (199 <b>-1994)</b>   | 要学生         | • 25·    | ¥ 10            | 50         | 100        |       |
|                                | L-H         | 1 5      | 15              | 40         | 80         |       |
| 2 Jan 17 Jan 18                |             | 10.      | 15              | 40         | 80         |       |
| Transition Time, TTHL, TTLH    | 1.4         | 10 🐗     | 5               | 100        | 200        | ns    |
|                                | H-L         | 15       | - 5             | 100        | 200        |       |
|                                |             | 15       | 10              | 50         | 100        |       |
| Input Capacitance, C           |             | Any      | Input           | 5          | 7.5        | ρF    |
|                                | Tr.         | 14       |                 | L          |            |       |



Fig.8 — Typical low-to-high propagation delay time as a function of load capacitance.



Fig.9 — Typical input switching as a function of high-level supply voltage.



Fig. 10 — High-level supply voltage vs. low-level supply voltage.



Fig.11 — Typical dynamic power dissipation as a function of input frequency.

### CD40109B Types

#### **TEST CIRCUITS**



Fig. 12 - Output enable delay times test circuit and waveforms.



Fig. 13 - Quiescent device current.



Fig. 14 - Input voltage.



Fig. 15 - input current.



Fig. 16 - Dynamic power dissipation test circuit.



#### CD40109B TERMINAL ASSIGNMENT

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).



Dimensions and pad layout for CD401098H.





17-Mar-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------|---------|
| CD40109BE        | ACTIVE | PDIP         | N                  | 16   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -55 to 125   | CD40109BE      | Samples |
| CD40109BF        | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | CD40109BF      | Samples |
| CD40109BF3A      | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | CD40109BF3A    | Samples |
| CD40109BNSR      | ACTIVE | SO           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD40109B       | Samples |
| CD40109BNSRE4    | ACTIVE | so           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD40109B       | Samples |
| CD40109BNSRG4    | ACTIVE | so           | NS                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD40109B       | Samples |
| CD40109BPW       | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CM0109B        | Samples |
| CD40109BPWG4     | ACTIVE | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CM0109B        | Samples |
| CD40109BPWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CM0109B        | Samples |
| CD40109BPWRE4    | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CM0109B        | Samples |
| CD40109BPWRG4    | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CM0109B        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

### PACKAGE OPTION ADDENDUM



17-Mar-2017

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD40109B. CD40109B-MIL:

Catalog: CD40109B

Automotive: CD40109B-Q1, CD40109B-Q1

Military: CD40109B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com 8-Apr-2013

### TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | _     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD40109BPWR | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 8-Apr-2013



#### \*All dimensions are nominal

| ĺ | Device      | evice Package Type |    | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|--------------------|----|------|------|-------------|------------|-------------|--|
|   | CD40109BPWR | TSSOP              | PW | 16   | 2000 | 367.0       | 367.0      | 35.0        |  |

### **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

PW (R-PDSO-G16)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.

