

# LM48520 Boomer® Audio Power Amplifier Series Boosted Stereo Class D Audio Power Amplifier with Output Speaker Protection and Spread Spectrum

Check for Samples: LM48520, LM48520TLBD

### **FEATURES**

- **Click and Pop Suppression**
- Low 0.04µA Shutdown Current
- 78% Efficiency
- Filterless Class D
- 2.7V 5.0V Operation
- **4 Adjustable Gain Settings**
- Adjustable Output Swing Limiter with Soft Clipping
- **Speaker Protection**
- Short Circuit Protection on Audio Amps
- Independent Boost and Amplifier Shutdown Pins

### APPLICATIONS

- **Mobile Phones**
- **PDAs**
- Portable media
- Cameras
- Handheld games

### **KEY SPECIFICATIONS**

- Quiescent Power Supply Current: 11.5 mA(typ)
- Output Power ( $R_1 = 8\Omega$ , THD+N  $\leq 1\%$ ,  $V_{DD} = 3.3V, PV1 = 5.0V$ ): 1.1 W(typ)
- Shutdown Current: 0.04 µA(typ)

# DESCRIPTION

The LM48520 integrates a boost converter with a high efficiency Class D stereo audio power amplifier to provide up to 1W/ch continuous power into an  $8\Omega$ speaker when operating from 2.7V to 5.0V power supply with boost voltage (PV1) of 5.0V. The LM48520 utilizes a proprietary spread spectrum pulse width modulation technique that lowers RF interference and EMI levels. The Class D amplifier is a low noise, filterless PWM architecture that eliminates the output filter, reducing external component count, board area, power consumption, system cost, and simplifying design.

The LM48520 is designed for use in mobile phones and other portable communication devices. The high (78%) efficiency extends battery life when compared to Boosted Class AB amplifiers. The LM48520 features a low-power consumption shutdown mode. Shutdown may be enabled by driving the Shutdown pin to a logic low (GND). Also, external leakage is minimized via control of the ground reference via the SW-OUT pin .

The LM48520 has 4 gain options which are pin selectable via Gain0 and Gain1 pins. Output short circuit prevents the device from damage during fault conditions. Superior click and pop suppression eliminates audible transients during power-up and shutdown.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



www.ti.com

### **Typical Application**



Figure 1. Typical LM48520 Audio Amplifier Application Circuit

#### **Connection Diagram**



Figure 2. DSBGA Package See Package Number YZR0025AAA

# LM48520, LM48520TLBD

www.ti.com

UMENTS

#### SNAS367C - FEBRUARY 2008 - REVISED APRIL 2013

| Pin Designator | Pin Name   | Pin Function                                                                                                      |  |  |  |
|----------------|------------|-------------------------------------------------------------------------------------------------------------------|--|--|--|
| A1             | VDD        | Power Supply                                                                                                      |  |  |  |
| A2             | BstFB      | Regulator Feedback Input. Connect BstFB to an external resistive voltage divider to set the boost output voltage. |  |  |  |
| A3             | Soft Start | Soft start capacitor                                                                                              |  |  |  |
| A4             | SW_GND     | Booster ground                                                                                                    |  |  |  |
| A5             | SW         | Drain of the Internal FET switch                                                                                  |  |  |  |
| B1             | INR+       | Non-inverting right channel input                                                                                 |  |  |  |
| B2             | INR-       | Inverting right channel input                                                                                     |  |  |  |
| B3             | FB_GND     | Ground return for R1, R2 resistor divider                                                                         |  |  |  |
| B4             | INL-       | Inverting left channel input                                                                                      |  |  |  |
| B5             | INL+       | Non-inverting left channel input                                                                                  |  |  |  |
| C1             | V1         | Amplifier supply voltage. Connect to PV1.                                                                         |  |  |  |
| C2             | BstSD      | Regulator active low shutdown                                                                                     |  |  |  |
| C3             | GND        | Ground                                                                                                            |  |  |  |
| C4             | Gain0      | Gain setting input 0                                                                                              |  |  |  |
| C5             | PV1        | Amplifier H-bridge power supply. Connect to V1.                                                                   |  |  |  |
| D1             | AmpSD      | Amplifier active low shutdown                                                                                     |  |  |  |
| D2             | OUTR+      | Non-inverting right channel output                                                                                |  |  |  |
| D3             | NC         | No connect                                                                                                        |  |  |  |
| D4             | OUTL+      | Non-inverting left channel output                                                                                 |  |  |  |
| D5             | Gain1      | Gain setting input 1                                                                                              |  |  |  |
| E1             | VLimit     | Set to control output clipping level                                                                              |  |  |  |
| E2             | OUTR-      | Inverting right channel output                                                                                    |  |  |  |
| E3             | PGND       | Power ground                                                                                                      |  |  |  |
| E4             | OUTL-      | Inverting left channel output                                                                                     |  |  |  |
| E5             | NC         | No connect                                                                                                        |  |  |  |

Pin Descriptions



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings <sup>(1)(2)</sup>

| Supply Voltage (V <sub>DD</sub> , V <sub>1</sub> ) | 6V                              |
|----------------------------------------------------|---------------------------------|
| Storage Temperature                                | −65°C to +150°C                 |
| Input Voltage                                      | -0.3V to V <sub>DD</sub> + 0.3V |
| Power Dissipation <sup>(3)</sup>                   | Internally limited              |
| ESD Susceptibility <sup>(4)</sup>                  | 2000V                           |
| ESD Susceptibility <sup>(5)</sup>                  | 200V                            |
| Junction Temperature                               | 150°C                           |
| Thermal Resistance θ <sub>JA</sub> (YZR0025AAA)    | 40.5 °C/W                       |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>JMAX</sub>, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation is P<sub>DMAX</sub> = (T<sub>JMAX</sub> T<sub>A</sub>) / θ<sub>JA</sub> or the given in Absolute Maximum Ratings, whichever is lower.
- (4) Human body model, 100pF discharged through a  $1.5k\Omega$  resistor.
- (5) Machine Model, 220pF-240pF discharged through all pins.

| Operating | Ratings |
|-----------|---------|
| operating | Raings  |

| oporating ratingo                 |                                |
|-----------------------------------|--------------------------------|
| Temperature Range                 |                                |
| $T_{MIN} \le T_A \le T_{MAX}$     | -40°C ≤ T <sub>A</sub> ≤ +85°C |
| Supply Voltage (V <sub>DD</sub> ) | $2.7V \le V_{DD} \le 5.0V$     |
| Amplifier Voltage (V1)            |                                |
| Not under Boosted Condition       | 2.4V ≤ V <sub>1</sub> ≤ 5.5V   |
| Amplifier Voltage (PV1)           |                                |
| Under Boosted Condition           | $3.0V \le PV_1 \le 5.0V$       |
| Under Boosted Condition           | $3.0V \le PV_1 \le 5$          |

# Electrical Characteristics $V_{DD} = 3.3V^{(1)(2)}$

The following specifications apply for  $V_{DD} = 3.3V$ ,  $A_V = 6dB$ ,  $R_L = 15\mu H + 8\Omega + 15\mu H$ ,  $f_{IN} = 1kHz$ , unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ ,  $R_1 = 40.2k\Omega$ ,  $R_2 = 16.2k\Omega$ ,  $V_1 = PV_1 = 5V$ ,  $V_{limit} = GND$ . All electrical specifications are for amplifier and booster.

|                           |                                   |                                                                                                                                                                                                                        | LM4        | 8520                     | Units             |
|---------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------|-------------------|
|                           | Parameter                         | Test Conditions                                                                                                                                                                                                        | Тур<br>(3) | Typ Limit<br>(3) (4) (5) |                   |
|                           |                                   | $V_{IN} = 0, R_{LOAD} = \infty$                                                                                                                                                                                        |            |                          | +                 |
|                           | Outer and Deven Comply Compart    | $V_{DD} = 2.7 V$                                                                                                                                                                                                       | 14.8       |                          |                   |
| I <sub>DD</sub>           | Quiescent Power Supply Current    | $V_{DD} = 3.3 V$                                                                                                                                                                                                       | 11.5       | 15.5                     | mA (max)          |
|                           |                                   | $V_{DD} = 5.0 V$                                                                                                                                                                                                       | 8.0        |                          |                   |
| I <sub>SD</sub>           | Shutdown Current                  | V <sub>SHUTDOWN</sub> = GND                                                                                                                                                                                            | 0.04       | 1.0                      | µA (max)          |
| V <sub>SDIH</sub>         | Shutdown Voltage Input High       | For SD Boost, SD Amp                                                                                                                                                                                                   |            | 1.4                      | V                 |
| V <sub>SDIL</sub>         | Shutdown Voltage Input Low        | For SD Boost, SD Amp                                                                                                                                                                                                   |            | 0.4                      | V                 |
| T <sub>WU</sub>           | Wake-up Time                      | Amplifier + Booster Wakeup                                                                                                                                                                                             | 3          |                          | ms                |
| V <sub>OS</sub>           | Output Offset Voltage             |                                                                                                                                                                                                                        | 5          |                          | mV                |
|                           |                                   | G0, G1 = GND<br>R <sub>L</sub> = ∞                                                                                                                                                                                     | 6          |                          | dB                |
|                           |                                   | $\begin{array}{l} G0 = V_{DD},  G1 = GND \\ R_L = \infty \end{array}$                                                                                                                                                  | 12         |                          | dB                |
| A <sub>V</sub>            | Gain                              | $ \begin{array}{l} G0 = GND,  G1 = V_{DD} \\ R_L = \infty \end{array} $                                                                                                                                                | 18         |                          | dB                |
|                           |                                   | $ \begin{array}{l} G0,G1=V_{DD} \\ R_L=\infty \end{array} $                                                                                                                                                            | 24         |                          | dB                |
| 2                         | O hard Damas                      | $\begin{array}{l} {\sf R}_{\sf L} = 15\mu{\sf H} + 8\Omega + 15\mu{\sf H} \\ {\sf THD}{+}{\sf N} = 1\% \ ({\sf max}), \\ {\sf f} = 1{\sf kHz}, 22{\sf kHz}, {\sf BW} \\ {\sf V}_{\sf DD} = 3.3{\sf V} \end{array}$     | 1.1        | 0.87                     | W (min)           |
| P <sub>O</sub> Output Pow | Output Power                      | $ \begin{array}{l} {\sf R}_{\sf L} = 15\mu{\sf H} + 8\Omega + 15\mu{\sf H} \\ {\sf THD}{+}{\sf N} = 10\% \ ({\sf max}), \\ {\sf f} = 1{\sf kHz}, 22{\sf kHz},  {\sf BW} \\ {\sf V}_{\sf DD} = 3.3{\sf V} \end{array} $ | 1.3        |                          | W                 |
| THD+N                     | Total Harmonic Distortion + Noise | $\begin{array}{l} {{\sf P}_{{\sf O}}}=500m{{\sf W}},f=1k{{\sf H}}z,\\ {{\sf R}_{{\sf L}}}=15\mu{{\sf H}}+8\Omega+15\mu{{\sf H}},\\ {{\sf V}_{{\sf D}{\sf D}}}=3.3{{\sf V}} \end{array}$                                | 0.04       |                          | %                 |
| ε <sub>OS</sub>           | Output Noise                      | $V_{DD}$ = 3.6V, f = 20Hz – 20kHz<br>Inputs to AC GND, A weighted                                                                                                                                                      | 32         |                          | μV <sub>RMS</sub> |

(1) All voltages are measured with respect to the GND pin, unless otherwise specified.

(2) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not ensure specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which ensure specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not ensured for parameters where no limit is given, however, the typical value is a good indication of device performance.

- (3) Typicals are measured at 25°C and represent the parametric norm.
- (4) Limits are specified to AOQL (Average Outgoing Quality Level).
- (5) Datasheet min/max specification limits are ensured by design, test, or statistical analysis.
- 4 Submit Documentation Feedback



#### www.ti.com

# Electrical Characteristics $V_{DD} = 3.3V^{(1)(2)}$ (continued)

The following specifications apply for  $V_{DD} = 3.3V$ ,  $A_V = 6dB$ ,  $R_L = 15\mu H + 8\Omega + 15\mu H$ ,  $f_{IN} = 1kHz$ , unless otherwise specified. Limits apply for  $T_A = 25^{\circ}C$ ,  $R_1 = 40.2k\Omega$ ,  $R_2 = 16.2k\Omega$ ,  $V_1 = PV_1 = 5V$ ,  $V_{limit} = GND$ . All electrical specifications are for amplifier and booster.

|                 |                                                          |                                                          | LM4        | L la lita        |                        |
|-----------------|----------------------------------------------------------|----------------------------------------------------------|------------|------------------|------------------------|
|                 | Parameter                                                | Test Conditions                                          | Тур<br>(3) | Limit<br>(4) (5) | Units<br>(Limits)      |
| PSRR            | Dower Supply Dejection Datio                             | $V_{RIPPLE} = 200mV_{P-P}$ Sine,<br>$f_{RIPPLE} = 217Hz$ | 82         |                  | dB                     |
|                 | Power Supply Rejection Ratio                             | $V_{RIPPLE} = 200mV_{P-P}$ Sine,<br>$f_{RIPPLE} = 1 kHz$ | 79         |                  | dB                     |
| CMRR            | Common Mode Rejection Ratio                              | $V_{RIPPLE} = 1V_{P-P}, f_{RIPPLE} = 217Hz$              | 67         |                  | dB                     |
| η               | Efficiency                                               |                                                          | 78         |                  | %                      |
| V <sub>FB</sub> | Feedback Pin Reference Voltage                           | See <sup>(6)</sup>                                       | 1.24       |                  | V                      |
| Vout clipped    | Output Voltage in clipped state with soft clip activated |                                                          | 2.5        | 1.9<br>3.2       | Vpk (min)<br>Vpk (max) |

(6) Feedback pin reference voltage is measured with the Audio Amplifier disconnected from the Boost converter (the Boost converter is unloaded).



INSTRUMENTS www.ti.com

Texas

10k 20k

2

2 1

1

### **Typical Performance Characteristics**

6







TEXAS INSTRUMENTS

www.ti.com



#### SNAS367C - FEBRUARY 2008 - REVISED APRIL 2013







www.ti.com

### **APPLICATION INFORMATION**

#### **General Amplifier Function**

The LM48520 features a Class D audio power amplifier that utilizes a filterless modulation scheme, reducing external component count, conserving board space and reducing system cost. The outputs of the device transition from PV1 to GND with a 300kHz switching frequency. With no signal applied, the outputs ( $V_{LS+}$  and  $V_{LS-}$ ) switch with a 50% duty cycle, in phase, causing the two outputs to cancel. This cancellation results in no net voltage across the speaker, thus there is no current to the load in the idle state.

With the input signal applied, the duty cycle (pulse width) of the LM48520 outputs changes. For increasing output voltage, the duty cycle of  $V_{LS+}$  increases, while the duty cycle of  $V_{LS-}$  decreases. For decreasing output voltages, the converse occurs. The difference between the two pulse widths yields the differential output voltage.

#### **Differential Amplifier Explanation**

The amplifier portion of the LM48520 is a fully differential amplifier that features differential input and output stages. A differential amplifier amplifies the difference between the two input signals. Traditional audio power amplifiers have typically offered only single-ended inputs resulting in a 6dB reduction in signal to noise ratio relative to differential inputs. The amplifier also offers the possibility of DC input coupling which eliminates the two external AC coupling, DC blocking capacitors. The amplifier can be used, however, as a single ended input amplifier while still retaining it's fully differential benefits. In fact, completely unrelated signals may be placed on the input pins. The amplifier portion of the LM48520 simply amplifies the difference between the signals. A major benefit of a differential amplifier is the improved common mode rejection ratio (CMRR) over single input amplifiers. The common-mode rejection characteristic of the differential amplifier reduces sensitivity to ground offset related noise injection, especially important in high noise applications.

#### **Amplifier Dissipation and Efficiency**

The major benefit of a Class D amplifier is increased efficiency versus a Class AB. The efficiency of the LM48520 is attributed to the region of operation of the transistors in the output stage. The Class D output stage acts as current steering switches, consuming negligible amounts of power compared to their Class AB counterparts. Most of the power loss associated with the output stage is due to the IR loss of the MOSFET on-resistance, along with switching losses due to gate charge.

#### **Regulator Power Dissipation**

At higher duty cycles, the increased ON-time of the switch FET means the maximum output current will be determined by power dissipation within the LM48520 FET switch. The switch power dissipation from ON-time conduction is calculated by:

$$P_{D(SWITCH)} = DC \times (I_{INDUCTOR(AVE)})^2 \times R_{DS(ON)} \quad (W)$$

(1)

(2)

where:

Where DC is the duty cycle

#### Shutdown Function

The LM48520 features independent amplifier and regulator shutdown controls, allowing each portion of the device to be disabled or enabled independently. AmpSD controls the Class D amplifiers, while BstSD controls the regulator. Driving either inputs low disables the corresponding portion of the device, and reducing supply current.

When the regulator is disabled, both FB\_GND switches open, further reducing shutdown current by eliminating the current path to GND through the regulator feedback network. With the regulator disabled, there is still a current path from  $V_{DD}$ , through the inductor and diode, to the amplifier power supply. This allows the amplifier to operate even when the regulator is disabled. The voltage at PV1 and V1 will be:

 $V_{DD} - [V_D + (I_L \times DCR)]$ 

where:

 $V_D$  is the forward voltage of the Schottky diode

 $I_{L}$  is the current through the inductor

Copyright © 2008–2013, Texas Instruments Incorporated



#### www.ti.com

#### DCR is the DC resistance of the inductor

Additionally, when the regulator is disabled, an external voltage between 2.4V and 5.5V can be applied directly to PV1 and V1 to power the amplifier.

It is best to switch between ground and  $V_{DD}$  for minimum current consumption while in shutdown. The LM48520 may be disabled with shutdown voltages in between GND and  $V_{DD}$ , the idle current will be greater than the <u>typical</u> 0.1µA value. Increased THD+N may also be observed when a voltage of less than  $V_{DD}$  is applied to AmpSD.

#### Proper Selection of External Components

Proper selection of external components in applications using integrated power amplifiers, and switching DC-DC converters, is critical for optimizing device and system performance. Consideration to component values must be used to maximize overall system quality.

The best capacitors for use with the switching converter portion of the LM48520 are multi-layer ceramic capacitors. They have the lowest ESR (equivalent series resistance) and highest resonance frequency, which makes them optimum for high frequency switching converters.

When selecting a ceramic capacitor, only X5R and X7R dielectric types should be used. Other types such as Z5U and Y5F have such severe loss of capacitance due to effects of temperature variation and applied voltage, they may provide as little as 20% of rated capacitance in many typical applications. Always consult capacitor manufacturer's data curves before selecting a capacitor. High-quality ceramic capacitors can be obtained from Taiyo-Yuden, AVX, and Murata.

#### Power Supply Bypassing for Amplifier

As with any amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both PV1, V1 and V<sub>DD</sub> pins should be as close to the device as possible.

#### **Selecting Input Capacitor for Audio Amplifier**

Input capacitors,  $C_{IN}$ , in conjunction with the input impedance of the LM48520 forms a high pass filter that removes the DC bias from an incoming signal. The AC-coupling capacitor allows the amplifier to bias the signal to an optimal DC level. Assuming zero source impedance, the -3dB point of the high pass filter is given by:

 $f_{(-3dB)} = 1/2\pi R_{IN}C_{IN}$ 

(3)

Choose  $C_{IN}$  such that  $f_{-3dB}$  is well below that lowest frequency of interest. Setting  $f_{-3dB}$  too high affects the lowfrequency responses of the amplifier. Use capacitors with low voltage coefficient dielectrics, such as tantalum or aluminum electrolytic. Capacitors with high-voltage coefficients, such as ceramics, may result in increased distortion at low frequencies. Other factors to consider when designing the input filter include the constraints of the overall system. Although high fidelity audio requires a flat frequency response between 20Hz and 20kHz, portable devices such as cell phones may only concentrate on the frequency range of the frequency range of the spoken human voice (typically 300Hz to 4kHz). In addition, the physical size of the speakers used in such portable devices limits the low frequency response; in this case, frequencies below 150Hz may be filtered out.

#### Selecting Output Capacitor (C<sub>o</sub>) for Boost Converter

A single 100µF low ESR tantalum capacitor provides sufficient output capacitance for most applications. Higher capacitor values improve line regulation and transient response. Typical electrolytic capacitors are not suitable for switching converters that operate above 500kHz because of significant ringing and temperature rise due to self-heating from ripple current. An output capacitor with excessive ESR reduces phase margin and causes instability.

#### Selecting Input Capacitor (Cs1) for Boost Converter

An input capacitor is required to serve as an energy reservoir for the current which must flow into the coil each time the switch turns ON. This capacitor must have extremely low ESR, so ceramic is the best choice. We recommend a nominal value of  $2.2\mu$ F, but larger values can be used. Since this capacitor reduces the amount of voltage ripple seen at the input pin, it also reduces the amount of EMI passed back along that line to other circuitry.

Copyright © 2008–2013, Texas Instruments Incorporated

Where "Ip" is the peak inductor current. The LM48520 will limit its switch current based on peak current. With IP fixed, increasing L will increase the maximum amount of power available to the load. Conversely, using too little inductance may limit the amount of load current which can be drawn from the output. Best performance is usually obtained when the converter is operated in "continuous" mode at the load current range of interest, typically giving better load regulation and less output ripple. Continuous operation is defined as not allowing the inductor current to drop to zero during the cycle. Boost converters shift over to discontinuous operation if the load is reduced far enough, but a larger inductor stays continuous over a wider load current range.

During the TBDus ON-time, the inductor current ramps up TBDA and ramps down an equal amount during the OFF-time. This is defined as the inductor "ripple current". It can also be seen that if the load current drops to about TBDmA, the inductor current will begin touching the zero axis which means it will be in discontinuous mode. A similar analysis can be performed on any boost converter, to make sure the ripple current is reasonable and continuous operation will be maintained at the typical load current values.

12

Product Folder Links: LM48520 LM48520TLBD

# Selecting Soft-Start (C<sub>ss</sub>) Capacitor

The soft-start function charges the boost converter reference voltage slowly. This allows the output of the boost converter to ramp up slowly thus limiting the transient current at startup. Selecting a soft-start capacitor ( $C_{SS}$ ) value presents a trade off between the wake-up time and the startup transient current. Using a larger capacitor value will increase wake-up time and decrease startup transient current while the apposite effect happens with a smaller capacitor value. A general guideline is to use a capacitor value 1000 times smaller than the output capacitance of the boost converter ( $C_0$ ). A 0.1 uF soft-start capacitor is recommended for a typical application.

#### Setting the Output Voltage (V<sub>1</sub>) of boost Converter

The output voltage is set using the external resistors R1 and R2 (see Figure 1). A value of approximately  $13.3k\Omega$ is recommended for R2 to establish a divider current of approximately 92µA. R1 is calculated using the formula:

$$R1 = R2 X (V_1/1.23 - 1)$$

#### Feed-Forward Compensation for Boost Converter

Although the LM48520's internal Boost converter is internally compensated, the external feed-forward capacitor  $C_{f}$  is required for stability (see Figure 1). Adding this capacitor puts a zero in the loop response of the converter. The recommended frequency for the zero fz should be approximately 6kHz. C<sub>f</sub>1 can be calculated using the formula:

 $C_{f} = 1 / (2 X R1 X fz)$ 

#### Selecting Diodes for Boost

The external diode used in Figure 1 should be a Schottky diode. A 20V diode such as the MBRS320T3 is recommended.

The MBRS320T3 series of diodes are designed to handle a maximum average current of 3A.

#### **Duty Cycle**

The maximum duty cycle of the boost converter determines the maximum boost ratio of output-to-input voltage that the converter can attain in continuous mode of operation. The duty cycle for a given boost application is defined as:

Duty Cycle = 
$$V_{OUT} + V_{DIODE} - V_{IN} / V_{OUT} + V_{DIODE} - V_{SW}$$

This applies for continuous mode operation.

#### Selecting Inductor Value

Inductor value involves trade-offs in performance. Larger inductors reduce inductor ripple current, which typically means less output voltage ripple (for a given size of output capacitor). Larger inductors also mean more load power can be delivered because the energy stored during each switching cycle is:

 $E = L/2 X (I_p)^2$ 

Submit Documentation Feedback



(4)

(5)

(7)

Copyright © 2008–2013, Texas Instruments Incorporated

(6)



#### **Maximum Switch Current**

The maximum FET switch current available before the current limiter cuts in is dependent on duty cycle of the application. This is illustrated in a graph in the Typical Performance Characteristics section which shows typical values of switch current as a function of effective (actual) duty cycle.

### Calculating Output Current of Boost Converter (I<sub>AMP</sub>)

The load current is related to the average inductor current by the relation:

 $I_{LOAD} = I_{IND}(AVG) \times (1 - DC)$ 

where:

"DC" is the duty cycle of the application

The switch current can be found by:

 $I_{SW} = I_{IND}(AVG) + 1/2 (I_{RIPPLE})$ (9)

Inductor ripple current is dependent on inductance, duty cycle, input voltage and frequency:

 $I_{RIPPLE} = DC \times (V_{IN}-V_{SW}) / (f \times L)$ 

combining all terms, we can develop an expression which allows the maximum available load current to be calculated:

$$I_{LOAD}(max) = (1 - DC)x(I_{SW}(max) - DC(V_{IN} - V_{SW}))/fL$$
(11)

The equation shown to calculate maximum load current takes into account the losses in the inductor or turn-OFF switching losses of the FET and diode.

#### Design Parameters V<sub>sw</sub> and I<sub>sw</sub>

The value of the FET "ON" voltage (referred to as  $V_{SW}$  in Equation 4 thru Equation 9) is dependent on load current. A good approximation can be obtained by multiplying the "ON Resistance" of the FET times the average inductor current.

FET on resistance increases at  $V_{IN}$  values below 5V, since the internal N-FET has less gate voltage in this input voltage range (see Typical Performance Characteristics curves). Above  $V_{IN} = 5V$ , the FET gate voltage is internally clamped to 5V.

The maximum peak switch current the device can deliver is dependent on duty cycle. For higher duty cycles, see Typical Performance Characteristics curves.

#### **Inductor Suppliers**

The recommended inductor for the LM48520 is the NR8040T6R8N from Taiyo Yuden. When selecting an inductor, make certain that the continuous current rating is high enough to avoid saturation at peak currents, where:

 $I_{IND} = (PV1 / V_{DD}) \times I_{LOAD(BOOST)}$ 

(12)

(8)

(10)

A suitable core type must be used to minimize core (switching) losses, and wire power losses must be considered when selecting the current rating.

#### **PCB Layout Guidelines**

High frequency boost converters require very careful layout of components in order to get stable operation and low noise.

All components must be as close as possible to the LM48520 device. It is recommended that a four layer PCB be used so that internal ground planes are available.

Some additional guidelines to be observed (all designators are referencing Figure 1):

- 1. Keep the path between L1, D1, and Co extremely short. Parasitic trace inductance in series with D1 and Co will increase noise and ringing.
- 2. The feedback components R1, R2 and Cf1 must be kept close to the FB pin to prevent noise injection on the FB pin trace.
- 3. Since the external components of the boost converter are switching, L1 and D1 should be kept away from

14 Submit Documentation Feedback

the input traces to prevent the noise from injecting into the input.

4. The power supply bypass capacitors, Cs1 and Cs2 should be placed as close to the LM48520 device as possible.

### **GROUNDING GUIDELINES**

There are three grounds on the LM48520, GND, SW\_GND, and PGND. When laying out the PCB, it is critical to connect the grounds as close to the device as possible. The simplest way to do that is to place vias close to the GND, SW\_GND, and PGND bumps and connect the GND, SW\_GND, and PGND vias using a single ground plane in an inner layer of the PCB.

### **Output Speaker Protection Function**

The LM48520's output voltage limiter can be used to set a minimum and maximum output voltage swing magnitude. The voltage applied to the VLimit pin controls the limit on the output voltage level. The output level is determined by the following equation:

/out clipped = 
$$8/3 * (PV1 - 2 * Vlimit)$$

where:

۱

Vout clipped = the desired output level measured in Vpk

PV1 = Boost output voltage

Vlimit is the voltage applied the the Vlimit pin on the LM48520

or

Vout clipped = 1/2 \* (PV1 - 3/8 \* Vout clipped)

To disable the limiter, set Vlimit = 0V.

Figure 22 provides an example of how the output voltage limiter functions with  $V_{DD} = 3.3V$ ,  $A_V = 6dB$ , PV1 = 5V, Vlimit = 2V,  $R_L = 8\Omega$ ,  $V_{IN} = 2V_P$ .

Figure 22. Soft Clipping vs No Clipping

### **Revision History**

| Rev  | Date     | Description                                         |
|------|----------|-----------------------------------------------------|
| 1.0  | 02/27/08 | Initial release.                                    |
| 1.01 | 03/07/08 | Added the Soft clipping vs No clipping curve.       |
| 1.02 | 03/12/08 | Text edits.                                         |
| С    | 04/05/13 | Changed layout of National Data Sheet to TI format. |





(14)

Copyright © 2008–2013, Texas Instruments Incorporated

(13)



24-Sep-2015

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM48520TL/NOPB   | ACTIVE | DSBGA        | YZR     | 25   | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | GI5            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

24-Sep-2015

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM48520TL/NOPB | DSBGA           | YZR                | 25 | 250 | 178.0                    | 8.4                      | 2.69       | 2.69       | 0.76       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

2-Sep-2015



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| LM48520TL/NOPB | DSBGA        | YZR             | 25   | 250 | 210.0       | 185.0      | 35.0        |

# YZR0025



B. This drawing is subject to change without notice.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated