

SBOS638 - JUNE 2012

# 1.1nV/√Hz NOISE, LOW POWER, PRECISION OPERATIONAL AMPLIFIER

Check for Samples: OPA211-EP

#### 1 FEATURES

- LOW VOLTAGE NOISE: 1.1nV/√Hz at 1kHz
- INPUT VOLTAGE NOISE: 80nV<sub>PP</sub> (0.1Hz to 10Hz)
- THD+N: -136dB (G = 1, f = 1kHz)
- OFFSET VOLTAGE: 180µV (max)
- OFFSET VOLTAGE DRIFT: 0.35µV/°C (typ)
- LOW SUPPLY CURRENT: 3.6mA/Ch (typ)
- UNITY-GAIN STABLE
- GAIN BANDWIDTH PRODUCT: 80MHz (G = 100) 45MHz (G = 1)
- SLEW RATE: 27V/µs
- 16-BIT SETTLING: 700ns
- WIDE SUPPLY RANGE: ±2.25V to ±18V. +4.5V to +36V
- RAIL-TO-RAIL OUTPUT
- OUTPUT CURRENT: 30mA

#### 2 APPLICATIONS

- PLL LOOP FILTER
- LOW-NOISE, LOW-POWER SIGNAL PROCESSING
- 16-BIT ADC DRIVERS
- DAC OUTPUT AMPLIFIERS
- ACTIVE FILTERS
- LOW-NOISE INSTRUMENTATION AMPS
- ULTRASOUND AMPLIFIERS
- PROFESSIONAL AUDIO PREAMPLIFIERS
- LOW-NOISE FREQUENCY SYNTHESIZERS
- INFRARED DETECTOR AMPLIFIERS
- HYDROPHONE AMPLIFIERS
- GEOPHONE AMPLIFIERS
- MEDICAL

# 3 SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- CONTROLLED BASELINE
- ONE ASSEMBLY/TEST SITE
- ONE FABRICATION SITE
- AVAILABLE IN MILITARY (-55°C/125°C)
   TEMPERATURE RANGE (1)
- EXTENDED PRODUCT LIFE CYCLE
- EXTENDED PRODUCT-CHANGE NOTIFICATION
- PRODUCT TRACEABILITY
- (1) Additional temperature ranges available contact factory

#### 4 DESCRIPTION

The OPA211 series of precision operational amplifiers achieves very low 1.1nV/√Hz noise density with a supply current of only 3.6mA. This series also offers rail-to-rail output swing, which maximizes dynamic range.

The extremely low voltage and low current noise, high speed, and wide output swing of the OPA211 series make these devices an excellent choice as a loop filter amplifier in PLL applications.

In precision data acquisition applications, the OPA211 series of op amps provides 700ns settling time to 16-bit accuracy throughout 10V output swings. This ac performance, combined with only 125 $\mu$ V of offset and 0.35 $\mu$ V/°C of drift over temperature, makes the OPA211 ideal for driving high-precision 16-bit analog-to-digital converters (ADCs) or buffering the output of high-resolution digital-to-analog converters (DACs).

The OPA211 is specified over a wide dual-power supply range of ±2.25V to ±18V, or for single-supply operation from +4.5V to +36V.

The OPA211 is available in a small MSOP-8 package. This op amp is specified from  $T_A = -55$ °C to +125°C.





### PACKAGE/ORDERING INFORMATION(1)

| T <sub>A</sub> | PACKAGE      | ORDERABLE PART<br>NUMBER | PACKAGE MARKING | VID NUMBER     |  |
|----------------|--------------|--------------------------|-----------------|----------------|--|
| -55°C to 125°C | MSOP-8 - DGK | OPA211MDGKTEP            | OBCM            | V62/12619-01XE |  |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at <a href="https://www.ti.com">www.ti.com</a>.



www.ti.com SBOS638 – JUNE 2012

#### 5 PIN CONFIGURATIONS



- (1) NC denotes no internal connection.
- (2) Shutdown function:
  - Device enabled: (V−) ≤ V<sub>SHUTDOWN</sub> ≤ (V+) − 3V
  - Device disabled: V<sub>SHUTDOWN</sub> ≥ (V+) 0.35V



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 5.1 ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range (unless otherwise noted).

|                                        |                                  |                              | VALUE                      | UNIT |  |
|----------------------------------------|----------------------------------|------------------------------|----------------------------|------|--|
| Supply Voltage                         |                                  | V <sub>S</sub> = (V+) - (V-) | 40                         | V    |  |
| Input Voltage                          |                                  |                              | (V-) - 0.5 to $(V+) + 0.5$ | V    |  |
| Input Current (A                       | ny pin except power-supply pins) |                              | ±10                        | mA   |  |
| Output Short-Cir                       | rcuit <sup>(2)</sup>             |                              | Continuous                 |      |  |
| Operating Temp                         | erature                          | (T <sub>A</sub> )            | -55 to +125                | °C   |  |
| Storage Temper                         | rature                           | (T <sub>A</sub> )            | -65 to +150                | °C   |  |
| Junction Tempe                         | rature                           | (T <sub>J</sub> )            | 200                        | °C   |  |
| ECD Dations                            | Human Body Model (HBM)           |                              | 3000                       | V    |  |
| ESD Ratings Charged Device Model (CDM) |                                  |                              | 1000                       | V    |  |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.

(2) Short-circuit to V<sub>S</sub>/2 (ground in symmetrical dual supply setups), one amplifier per package.



#### 6 THERMAL INFORMATION

|                    |                                                           | OPA211 |       |
|--------------------|-----------------------------------------------------------|--------|-------|
|                    | THERMAL METRIC <sup>(1)</sup>                             | DGK    | UNITS |
|                    |                                                           | 8 PINS |       |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>     | 184.9  |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance (3)             | 71.2   |       |
| $\theta_{JB}$      | Junction-to-board thermal resistance (4)                  | 104.9  | 20044 |
| Ψ <sub>JT</sub>    | Junction-to-top characterization parameter <sup>(5)</sup> | 11.5   | °C/W  |
| ΨЈВ                | Junction-to-board characterization parameter (6)          | 103.4  |       |
| $\theta_{JCbot}$   | Junction-to-case (bottom) thermal resistance (7)          | N/A    |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated



www.ti.com SBOS638 - JUNE 2012

#### ELECTRICAL CHARACTERISTICS: $V_s = \pm 2.25V$ to $\pm 18V$ 6.1

**BOLDFACE** limits apply over the specified temperature range,  $T_A = -55^{\circ}C$  to +125°C. At  $T_A = +25^{\circ}C$ ,  $R_L = 10k\Omega$  connected to midsupply,  $V_{CM} = V_{OUT} =$  midsupply, unless otherwise noted.

| PARAMETER                         |                      | CONDITIONS                                                      | MIN        | TYP                  | MAX        | UNIT               |
|-----------------------------------|----------------------|-----------------------------------------------------------------|------------|----------------------|------------|--------------------|
| OFFSET VOLTAGE                    |                      |                                                                 |            |                      |            |                    |
| Input Offset Voltage              | Vos                  | $V_S = \pm 15V$                                                 |            | ±20                  | ±100       | μV                 |
| Over Temperature                  |                      |                                                                 |            |                      | ±180       | μV                 |
| Drift                             | dV <sub>os</sub> /dT |                                                                 |            | 0.35                 |            | μV/°C              |
| vs Power Supply                   | PSRR                 | $V_S = \pm 2.25 V \text{ to } \pm 18 V$                         |            | 0.1                  | 0.5        | μV/V               |
| Over Temperature                  |                      |                                                                 |            |                      | 3          | μ٧/٧               |
| INPUT BIAS CURRENT                |                      |                                                                 |            |                      |            |                    |
| Input Bias Current                | I <sub>B</sub>       | $V_{CM} = 0V$                                                   |            | ±50                  | ±200       | nA                 |
| Offset Current                    | Ios                  | $V_{CM} = 0V$                                                   |            | ±20                  | ±150       | nA                 |
| NOISE                             |                      |                                                                 |            |                      |            |                    |
| Input Voltage Noise               | e <sub>n</sub>       | f = 0.1Hz to 10Hz                                               |            | 80                   |            | $nV_{PP}$          |
| Input Voltage Noise Density       |                      | f = 10Hz                                                        |            | 2                    |            | nV/√ <del>Hz</del> |
|                                   |                      | f = 100Hz                                                       |            | 1.4                  |            | nV/√ <del>Hz</del> |
|                                   |                      | f = 1kHz                                                        |            | 1.1                  |            | nV/√ <del>Hz</del> |
| Input Current Noise Density       | I <sub>n</sub>       | f = 10Hz                                                        |            | 3.2                  |            | pA/√ <del>Hz</del> |
|                                   |                      | f = 1kHz                                                        |            | 1.7                  |            | pA/√ <del>Hz</del> |
| INPUT VOLTAGE RANGE               |                      |                                                                 |            |                      |            |                    |
| Common-Mode Voltage Range         | V <sub>CM</sub>      | V <sub>S</sub> ≥ ±5V                                            | (V-) + 1.8 |                      | (V+) - 1.4 | V                  |
|                                   |                      | V <sub>S</sub> < ±5V                                            | (V-) + 2   |                      | (V+) - 1.4 | V                  |
| Common-Mode Rejection Ratio       | CMRR                 | $V_S \ge \pm 5V$ , $(V-) + 2V \le V_{CM} \le (V+) - 2V$         | 114        | 120                  |            | dB                 |
|                                   |                      | $V_S < \pm 5V$ , $(V-) + 2V \le V_{CM} \le (V+) - 2V$           | 108        | 120                  |            | dB                 |
| INPUT IMPEDANCE                   |                      |                                                                 |            |                      |            |                    |
| Differential                      |                      |                                                                 |            | 20k    8             |            | Ω    pF            |
| Common-Mode                       |                      |                                                                 |            | 10 <sup>9</sup>    2 |            | Ω    pF            |
| OPEN-LOOP GAIN                    |                      |                                                                 |            |                      |            |                    |
| Open-Loop Voltage Gain            | A <sub>OL</sub>      | $(V-) + 0.2V \le V_0 \le (V+) - 0.2V,$<br>$R_L = 10k\Omega$     | 114        | 130                  |            | dB                 |
|                                   | A <sub>OL</sub>      | $(V-) + 0.6V \le V_O \le (V+) - 0.6V,$<br>$R_L = 600\Omega$     | 110        | 114                  |            | dB                 |
| Over Temperature                  | A <sub>OL</sub>      | $(V-) + 0.6V \le V_0 \le (V+) - 0.6V,$<br>$I_0 \le 15mA$        | 110        |                      |            | dB                 |
|                                   | A <sub>OL</sub>      | $(V-) + 0.6V \le V_0 \le (V+)-0.6V$ ,<br>15mA < $I_0 \le 30$ mA | 103        |                      |            | dB                 |
| FREQUENCY RESPONSE                |                      |                                                                 |            |                      |            |                    |
| Gain-Bandwidth Product            | GBW                  | G = 100                                                         |            | 80                   |            | MHz                |
|                                   |                      | G = 1                                                           |            | 45                   |            | MHz                |
| Slew Rate                         | SR                   |                                                                 |            | 27                   |            | V/µs               |
| Settling Time, 0.01%              | t <sub>S</sub>       | $V_S = \pm 15V$ , $G = -1$ , $10V$ Step, $C_L = 100pF$          |            | 400                  |            | ns                 |
| 0.0015% (16-bit)                  |                      | $V_S = \pm 15V$ , $G = -1$ , 10V Step, $C_L = 100pF$            |            | 700                  |            | ns                 |
| Overload Recovery Time            |                      | G = -10                                                         |            | 500                  |            | ns                 |
| Total Harmonic Distortion + Noise | THD+N                | $G = +1, f = 1kHz,$ $V_O = 3V_{RMS}, R_L = 600\Omega$           |            | 0.000015             |            | %                  |
|                                   |                      |                                                                 |            | -136                 |            | dB                 |



# ELECTRICAL CHARACTERISTICS: $V_s = \pm 2.25V$ to $\pm 18V$ (continued)

**BOLDFACE** limits apply over the specified temperature range,  $T_A = -55$ °C to +125°C.

At  $T_A = +25$ °C,  $R_L = 10$ k $\Omega$  connected to midsupply,  $V_{CM} = V_{OUT} =$  midsupply, unless otherwise noted.

| PARAMETER                                 |                    | CONDITIONS                                     | MIN         | TYP               | MAX        | UNIT |
|-------------------------------------------|--------------------|------------------------------------------------|-------------|-------------------|------------|------|
| ОИТРИТ                                    |                    |                                                |             |                   |            |      |
| Voltage Output                            | $\mathbf{v}_{out}$ | $R_L = 10k\Omega, A_{OL} \ge 114dB$            | (V−) + 0.2  |                   | (V+) - 0.2 | V    |
|                                           |                    | $R_L = 600\Omega, A_{OL} \ge 110dB$            | (V-) + 0.6  |                   | (V+) - 0.6 | V    |
|                                           |                    | I <sub>O</sub> < 15mA, A <sub>OL</sub> ≥ 110dB | (V-) + 0.6  |                   | (V+) - 0.6 | V    |
| Short-Circuit Current                     | I <sub>sc</sub>    |                                                |             | +30/–45           |            | mA   |
| Capacitive Load Drive                     | C <sub>LOAD</sub>  |                                                | See T       | ypical Characteri | stics      | pF   |
| Open-Loop Output Impedance                | Zo                 | f = 1MHz                                       |             | 5                 |            | Ω    |
| SHUTDOWN                                  |                    |                                                |             |                   |            |      |
| Shutdown Pin Input Voltage <sup>(1)</sup> |                    | Device disabled (shutdown)                     | (V+) - 0.35 |                   |            | V    |
|                                           |                    | Device enabled                                 |             |                   | (V+) - 3   | V    |
| Shutdown Pin Leakage Current              |                    |                                                |             | 1                 |            | μΑ   |
| Turn-On Time <sup>(2)</sup>               |                    |                                                |             | 2                 |            | μs   |
| Turn-Off Time <sup>(2)</sup>              |                    |                                                |             | 3                 |            | μs   |
| Shutdown Current                          |                    | Shutdown (disabled)                            |             | 1                 | 20         | μΑ   |
| POWER SUPPLY                              |                    |                                                |             |                   |            |      |
| Specified Voltage                         | Vs                 |                                                | ±2.25       |                   | ±18        | V    |
| Quiescent Current (per channel)           | IQ                 | I <sub>OUT</sub> = 0A                          |             | 3.6               | 4.5        | mA   |
| Over Temperature                          |                    |                                                |             |                   | 6          | mA   |
| TEMPERATURE RANGE                         |                    |                                                |             |                   |            |      |
| Operating Range                           |                    | $T_A$                                          | -55         |                   | +125       | °C   |
| Thermal Resistance                        |                    |                                                |             |                   |            |      |
|                                           | $\theta$ JA        |                                                |             | 200               |            | °C/W |

- (1) When disabled, the output assumes a high-impedance state.
- (2) See Typical Characteristic curves, Figure 42 through Figure 44.



- A. See datasheet for absolute maximum and minimum recommended operating conditions.
- B. Silicon operating life design goal is 10 years at 105°C junction temperature (does not include package interconnect life).

Figure 1. OPA211-EP Wirebond Life Derating Chart

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated



www.ti.com SBOS638 – JUNE 2012

#### 7 TYPICAL CHARACTERISTICS













Figure 6.



#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25$ °C,  $V_S = \pm 18$ V, and  $R_L = 10$ k $\Omega$ , unless otherwise noted.





Figure 8. COMMON-MODE REJECTION RATIO vs FREQUENCY 140 120 100 80

CMRR (dB) 60 40 20 0 10k 100k 10M 100M 1M

OPEN-LOOP OUTPUT IMPEDANCE vs FREQUENCY



Frequency (Hz) Figure 10. **GAIN AND PHASE vs FREQUENCY** 140 180 120 135 100



Figure 11. **NORMALIZED OPEN-LOOP GAIN vs TEMPERATURE** 



Figure 13.

Submit Documentation Feedback



www.ti.com SBOS638 - JUNE 2012

#### **TYPICAL CHARACTERISTICS (continued)**







Figure 15.



Figure 16.





Figure 18.



Figure 19.



#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25$ °C,  $V_S = \pm 18$ V, and  $R_L = 10$ k $\Omega$ , unless otherwise noted.







#### Figure 22.



Figure 24.



Figure 21.



Figure 23.



Figure 25.

10



www.ti.com SBOS638 - JUNE 2012

#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A$  = +25°C,  $V_S$  = ±18V, and  $R_L$  = 10k $\Omega$ , unless otherwise noted.



Figure 26.

# SMALL-SIGNAL STEP RESPONSE (100mV)



Time (0.1µs/div)

Figure 28.



Figure 30.

# SMALL-SIGNAL STEP RESPONSE (100mV)



Time (0.1µs/div)

### Figure 27. SMALL-SIGNAL STEP RESPONSE (100mV)



Time (0.1µs/div)

Figure 29.



Figure 31.



#### TYPICAL CHARACTERISTICS (continued)

At  $T_A$  = +25°C,  $V_S$  = ±18V, and  $R_L$  = 10k $\Omega$ , unless otherwise noted.



Figure 32.



Figure 33.



Figure 34.



Figure 35.



Figure 36.



Figure 37.

Submit Documentation Feedback



www.ti.com SBOS638 - JUNE 2012

### **TYPICAL CHARACTERISTICS (continued)**



Time (0.5µs/div)





**TURN-OFF TRANSIENT** 20 15 10 Output Signal 5 5V/div 0 -5 -10 Shutdown Signal -15  $V_S = \pm 15V$ -20 Time (2µs/div)

Figure 42.

**POSITIVE OVERLOAD RECOVERY** 



Time (0.5µs/div)

#### Figure 39.



Figure 41.



Figure 43.



### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C,  $V_S = \pm 18$ V, and  $R_L = 10$ k $\Omega$ , unless otherwise noted.



Figure 44.



www.ti.com SBOS638 - JUNE 2012

#### 8 APPLICATION INFORMATION

The OPA211 is a unity-gain stable, precision op amp with very low noise. Applications with noisy or highimpedance power supplies require decoupling capacitors close to the device pins. In most cases, 0.1µF capacitors are adequate. Figure 45 shows a simplified schematic of the OPA211. This die uses a SiGe bipolar process and contains 180 transistors.

#### 8.1 OPERATING VOLTAGE

OPA211 series op amps operate from ±2.25V to supplies while maintaining excellent performance. The OPA211 series can operate with as little as +4.5V between the supplies and with up to +36V between the supplies. However, some applications do not require equal positive and

#### **OPERATING VOLTAGE (continued)**

negative output voltage swing. With the OPA211 series, power-supply voltages do not need to be equal. For example, the positive supply could be set to +25V with the negative supply at -5V or viceversa.

The common-mode voltage must be maintained within the specified range. In addition, are assured over the specified parameters temperature range,  $T_A = -55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ . Parameters that vary significantly with operating voltage or temperature are shown in the Typical Characteristics.



Figure 45. OPA211 Simplified Schematic

#### 8.2 INPUT PROTECTION

The input terminals of the OPA211 are protected from excessive differential voltage with back-to-back diodes, as shown in Figure 46. In most circuit applications, the input protection circuitry has no consequence. However, in low-gain or G = 1 circuits, fast ramping input signals can forward bias these diodes because the output of the amplifier cannot respond rapidly enough to the input ramp. This effect is illustrated in Figure 33 of the Typical Characteristics. If the input signal is fast enough to create this forward bias condition, the input signal current must be limited to 10mA or less. If the input signal current is not inherently limited, an input series resistor can be used to limit the signal input current. This input series resistor degrades the low-noise performance of the OPA211, and is discussed in the Noise Performance section of this data sheet. Figure 46 shows an example implementing a currentlimiting feedback resistor.



Figure 46. Pulsed Operation

#### 8.3 NOISE PERFORMANCE

Figure 47 shows total circuit noise for varying source impedances with the op amp in a unity-gain configuration (no feedback resistor network, and therefore no additional noise contributions). Two different op amps are shown with total circuit noise calculated. The OPA211 has very low voltage noise, making it ideal for low source impedances (less than  $2k\Omega$ ). A similar precision op amp, the OPA227, has somewhat higher voltage noise but lower current noise. It provides excellent noise performance at moderate source impedance ( $10k\Omega$  to  $100k\Omega$ ). Above  $100k\Omega$ , a FET-input op amp such as the OPA132 (very low current noise) may provide improved performance. The equation in Figure 47 is shown for the calculation of the total circuit noise. Note that  $e_n =$ voltage noise,  $I_n$  = current noise,  $R_S$  = source impedance, k = Boltzmann's constant =  $1.38 \times 10^{-23}$ J/K, and T is temperature in K.

#### **NOISE PERFORMANCE (continued)**



INSTRUMENTS

Figure 47. Noise Performance of the OPA211 and OPA227 in Unity-Gain Buffer Configuration

#### 8.4 BASIC NOISE CALCULATIONS

Design of low-noise op amp circuits requires careful consideration of a variety of possible noise contributors: noise from the signal source, noise generated in the op amp, and noise from the feedback network resistors. The total noise of the circuit is the root-sum-square combination of all noise components.

The resistive portion of the source impedance produces thermal noise proportional to the square root of the resistance. This function is plotted in Figure 47. The source impedance is usually fixed; consequently, select the op amp and the feedback resistors to minimize the respective contributions to the total noise.

Figure 47 depicts total noise for varying source impedances with the op amp in a unity-gain configuration (no feedback resistor network, and therefore no additional noise contributions). The operational amplifier itself contributes both a voltage noise component and a current noise component. The voltage noise is commonly modeled as a timevarying component of the offset voltage. The current noise is modeled as the time-varying component of the input bias current and reacts with the source resistance to create a voltage component of noise. Therefore, the lowest noise op amp for a given application depends on the source impedance. For low source impedance, current noise is negligible and voltage noise generally dominates. For high source impedance, current noise may dominate.

Submit Documentation Feedback

Copyright © 2012, Texas Instruments Incorporated



www.ti.com SBOS638 – JUNE 2012

#### **BASIC NOISE CALCULATIONS (continued)**

Figure 48 illustrates both inverting and noninverting op amp circuit configurations with gain. In circuit configurations with gain, the feedback network resistors also contribute noise. The current noise of the op amp reacts with the feedback resistors to create additional noise components. The feedback resistor values can generally be chosen to make these noise sources negligible. The equations for total noise are shown for both configurations.

# 8.5 TOTAL HARMONIC DISTORTION MEASUREMENTS

OPA211 series op amps have excellent distortion characteristics. THD + Noise is below 0.0002% (G = +1,  $V_{OUT} = 3V_{RMS}$ ) throughout the audio frequency range, 20Hz to 20kHz, with a 600 $\Omega$  load.

The distortion produced by OPA211 series op amps is below the measurement limit of many commercially available distortion analyzers. However, a special test circuit illustrated in Figure 49 can be used to extend the measurement capabilities.

Op amp distortion can be considered an internal error source that can be referred to the input. Figure 49 shows a circuit that causes the op amp distortion to be 101 times greater than that normally produced by the op amp. The addition of  $R_3$  to the otherwise standard noninverting amplifier configuration alters the feedback factor or noise gain of the circuit. The closed-loop gain is unchanged, but the feedback available for error correction is reduced by a factor of

# TOTAL HARMONIC DISTORTION MEASUREMENTS (continued)

101, thus extending the resolution by 101. Note that the input signal and load applied to the op amp are the same as with conventional feedback without  $R_3$ . The value of  $R_3$  should be kept small to minimize its effect on the distortion measurements.

Validity of this technique can be verified by duplicating measurements at high gain and/or high frequency where the distortion is within the measurement capability of the test equipment. Measurements for this data sheet were made with an Audio Precision System Two distortion/noise analyzer, which greatly simplifies such repetitive measurements. The measurement technique can, however, be performed with manual distortion measurement instruments.

#### 8.6 SHUTDOWN

The shutdown (enable) function of the OPA211 is referenced to the positive supply voltage of the operational amplifier. A valid high disables the op amp. A valid high is defined as (V+) - 0.35V of the positive supply applied to the shutdown pin. A valid low is defined as (V+) - 3V below the positive supply pin. For example, with  $V_{CC}$  at  $\pm 15$ V, the device is enabled at or below 12V. The device is disabled at or above 14.65V. If dual or split power supplies are used, care should be taken to ensure the valid high or valid low input signals are properly referred to the positive supply voltage. This pin must be connected to a valid high or low voltage or driven, and not left open-circuit. The enable and disable times are provided in the Typical Characteristics section (see Figure 42 through Figure 44). When disabled, the output assumes a high-impedance state.



#### Noise in Noninverting Gain Configuration



Noise at the output:

$$E_0^2 = \left[1 + \frac{R_2}{R_1}\right]^2 e_n^2 + e_1^2 + e_2^2 + (i_n R_2)^2 + e_S^2 + (i_n R_S)^2 \left[1 + \frac{R_2}{R_1}\right]^2$$

Where 
$$e_S = \sqrt{4kTR_S} \times \left[1 + \frac{R_2}{R_1}\right]$$
 = thermal noise of  $R_S$ 

$$e_1 = \sqrt{4kTR_1} \times \left[ \frac{R_2}{R_1} \right] = \text{thermal noise of } R_1$$

$$e_2 = \sqrt{4kTR_2}$$
 = thermal noise of  $R_2$ 

#### Noise in Inverting Gain Configuration



Noise at the output:

$$E_{O}^{2} = \left[1 + \frac{R_{2}}{R_{1} + R_{S}}\right]^{2} e_{n}^{2} + e_{1}^{2} + e_{2}^{2} + (i_{n}R_{2})^{2} + e_{S}^{2}$$

Where 
$$e_S = \sqrt{4kTR_S} \times \left(\frac{R_2}{R_1 + R_S}\right)$$
 = thermal noise of  $R_S$ 

$$e_1 = \sqrt{4kTR_1} \times \left[ \frac{R_2}{R_1 + R_S} \right]$$
 = thermal noise of  $R_1$ 

$$e_2 = \sqrt{4kTR_2}$$
 = thermal noise of R<sub>2</sub>

For the OPA211 series op amps at 1kHz,  $e_n = 1.1 \text{nV}/\sqrt{\text{Hz}}$  and  $i_n = 1.7 \text{pA}/\sqrt{\text{Hz}}$ .

Figure 48. Noise Calculation in Gain Configurations



(1) For measurement bandwidth, see Figure 4, Figure 5, and Figure 6.

Figure 49. Distortion Test Circuit



www.ti.com SBOS638 – JUNE 2012

#### 8.7 ELECTRICAL OVERSTRESS

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

It is helpful to have a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event. Figure 50 illustrates the ESD circuits contained in the OPA211 (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where they meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.

#### **ELECTRICAL OVERSTRESS (continued)**

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, high-current pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more of the amplifier device pins, current flows through one or more of the steering diodes. Depending on the path that the current takes, the absorption device may activate. The absorption device has a trigger, or threshold voltage, that is above the normal operating voltage of the OPA211 but below the device breakdown voltage level. Once this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level.

When the operational amplifier connects into a circuit such as that illustrated in Figure 50, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. Should this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through steering diode paths and rarely involves the absorption device.



(1)  $V_{IN} = +V_S + 500$ mV.

Figure 50. Equivalent Internal ESD Circuitry and Its Relation to a Typical Circuit Application



Figure 50 depicts a specific example where the input voltage,  $V_{IN}$ , exceeds the positive supply voltage (+V<sub>S</sub>) by 500mV or more. Much of what happens in the circuit depends on the supply characteristics. If +V<sub>S</sub> can sink the current, one of the upper input steering diodes conducts and directs current to +V<sub>S</sub>. Excessively high current levels can flow with increasingly higher  $V_{IN}$ . As a result, the datasheet specifications recommend that applications limit the input current to 10mA.

If the supply is not capable of sinking the current,  $V_{IN}$  may begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings. In extreme but rare cases, the absorption device triggers on while  $+V_{S}$  and  $-V_{S}$  are applied. If this event happens, a direct current path is established between the  $+V_{S}$  and  $-V_{S}$  supplies. The power dissipation of the absorption device is quickly exceeded, and the extreme internal heating destroys the operational amplifier.

Another common question involves what happens to the amplifier if an input signal is applied to the input while the power supplies  $+V_S$  and/or  $-V_S$  are at 0V. Again, it depends on the supply characteristic while at 0V, or at a level below the input signal amplitude. If

the supplies appear as high impedance, then the operational amplifier supply current may be supplied by the input source via the current steering diodes. This state is not a normal bias condition; the amplifier most likely will not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.

#### 8.8 THERMAL CONSIDERATIONS

The primary issue with all semiconductor devices is junction temperature  $(T_J)$ . The most obvious consideration is assuring that  $T_J$  never exceeds the absolute maximum rating specified for the device. However, addressing device thermal dissipation has benefits beyond protecting the device from damage. Even modest increases in junction temperature can decrease op amp performance, and temperature-related errors can accumulate. Understanding the power generated by the device within the specific application and assessing the thermal effects on the error tolerance lead to a better understanding of system performance and thermal dissipation needs.

Submit Documentation Feedback





11-Apr-2013

#### **PACKAGING INFORMATION**

|   | Orderable Device |        | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan    | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|---|------------------|--------|--------------|--------------------|------|----------------|-------------|------------------|---------------------|--------------|-------------------|---------|
| ŀ |                  | (1)    |              |                    |      |                | (2)         |                  | (3)                 |              | (4)               |         |
|   | OPA211MDGKTEP    | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | OBCM              | Samples |
| L |                  |        |              |                    |      |                | & no Sb/Br) |                  |                     |              |                   |         |
|   | V62/12619-01XE   | ACTIVE | VSSOP        | DGK                | 8    | 250            | Green (RoHS | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | OBCM              | Samples |
|   |                  |        |              |                    |      |                | & no Sb/Br) |                  |                     |              |                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF OPA211-EP:





11-Apr-2013

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

### PACKAGE MATERIALS INFORMATION

www.ti.com 23-Sep-2015

#### TAPE AND REEL INFORMATION





| A0 |                                                           |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |     | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA211MDGKTEP | VSSOP           | DGK                | 8 | 250 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 23-Sep-2015



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|-----|-------------|------------|-------------|--|
| OPA211MDGKTEP | VSSOP        | DGK             | 8    | 250 | 367.0       | 367.0      | 35.0        |  |

# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers www.ti.com/video microcontroller.ti.com Video and Imaging

www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity