

www.ti.com SCLS731 – DECEMBER 2013

# SINGLE BUS BUFFER GATE WITH 3-STATE OUTPUT

Check for Samples: SN74AHC1G126-EP

#### **FEATURES**

- Operating Range of 2 V to 5.5 V
- Max t<sub>pd</sub> of 6 ns at 5 V
- Low Power Consumption, 10-μA Max I<sub>CC</sub>
- ±8-mA Output Drive at 5 V
- Latch-Up Performance Exceeds 250 mA Per JESD 17

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- · One Assembly and Test Site
- One Fabrication Site
- Available in Military (–55°C to 125°C)
   Temperature Range
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability



The SN74AHC1G126 is a single bus buffer gate and line driver with 3-state output. The output is disabled when the output-enable (OE) input is low. When OE is high, true data is passed from the A input to the Y output.

To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

#### ORDERING INFORMATION(1)

| TJ       | ı     | PACK              | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING | VID NUMBER     |
|----------|-------|-------------------|--------------------|-----------------------|------------------|----------------|
| −55°C to | 125°C | SOT (SC-70) - DCK | Reel of 250        | 74AHC1G126MDCKTEP     | SLI              | V62/14605-01XE |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **Table 1. FUNCTION TABLE**

| INPL | INPUTS |   |  |  |  |  |
|------|--------|---|--|--|--|--|
| OE   | Α      | Y |  |  |  |  |
| Н    | Н      | Н |  |  |  |  |
| Н    | L      | L |  |  |  |  |
| L    | Χ      | Z |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



DCK PACKAGE (TOP VIEW)

<sup>(2)</sup> Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

**ISTRUMENTS** 

SCLS731 – DECEMBER 2013 www.ti.com

#### **LOGIC DIAGRAM (POSITIVE LOGIC)**



### **ABSOLUTE MAXIMUM RATINGS**(1)

over operating junction temperature range (unless otherwise noted)

| Supply voltage range                              | −0.5 V to 7 V                                                                                                                                                                       |                                                                                                                                                                                                                                                      |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input voltage range <sup>(2)</sup>                |                                                                                                                                                                                     | -0.5 V to 7 V                                                                                                                                                                                                                                        |
| Output voltage range (2)                          |                                                                                                                                                                                     | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$                                                                                                                                                                                                           |
| Input clamp current                               | V <sub>I</sub> < 0                                                                                                                                                                  | -20 mA                                                                                                                                                                                                                                               |
| Output clamp current                              | $V_O < 0$ or $V_O > V_{CC}$                                                                                                                                                         | ±20 mA                                                                                                                                                                                                                                               |
| Continuous output current                         | $V_O = 0$ to $V_{CC}$                                                                                                                                                               | ±25 mA                                                                                                                                                                                                                                               |
| Continuous current through V <sub>CC</sub> or GND |                                                                                                                                                                                     | ±50 mA                                                                                                                                                                                                                                               |
| Junction temperature range                        |                                                                                                                                                                                     | −55°C to 150°C                                                                                                                                                                                                                                       |
| Storage temperature range                         |                                                                                                                                                                                     | −65°C to 150°C                                                                                                                                                                                                                                       |
|                                                   | Output voltage range <sup>(2)</sup> Input clamp current Output clamp current Continuous output current Continuous current through V <sub>CC</sub> or GND Junction temperature range | Input voltage range $^{(2)}$ Output voltage range $^{(2)}$ Input clamp current  Output clamp current $V_{I} < 0$ Output clamp current $V_{O} < 0 \text{ or } V_{O} > V_{CC}$ Continuous output current  Vo = 0 to $V_{CC}$ Unution temperature range |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

#### THERMAL INFORMATION

|                  |                                                             | SN74AHC1G126-EP |       |
|------------------|-------------------------------------------------------------|-----------------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | DCK             | UNITS |
|                  |                                                             | 5 PINS          |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)                  | 282.8           |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 91.1            |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 60.1            | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter <sup>(5)</sup>   | 1.6             | C/VV  |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 59.2            |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7)            | N/A             |       |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

Submit Documentation Feedback



www.ti.com SCLS731 – DECEMBER 2013

### **RECOMMENDED OPERATING CONDITIONS(1)**

|                 |                                      |                                            | MIN  | MAX             | UNIT |
|-----------------|--------------------------------------|--------------------------------------------|------|-----------------|------|
| V <sub>CC</sub> | Supply voltage                       |                                            | 2    | 5.5             | V    |
|                 |                                      | V <sub>CC</sub> = 2 V                      | 1.5  |                 |      |
| $V_{IH}$        | High-level input voltage             | V <sub>CC</sub> = 3 V                      | 2.1  |                 | V    |
|                 |                                      | V <sub>CC</sub> = 5.5 V                    | 3.85 |                 |      |
|                 |                                      | V <sub>CC</sub> = 2 V                      |      | 0.5             |      |
| $V_{IL}$        | Low-level input voltage              | V <sub>CC</sub> = 3 V                      |      | 0.9             | V    |
|                 |                                      | V <sub>CC</sub> = 5.5 V                    |      | 1.65            |      |
| VI              | Input voltage                        | ·                                          | 0    | 5.5             | V    |
| Vo              | Output voltage                       |                                            | 0    | V <sub>CC</sub> | V    |
|                 |                                      | V <sub>CC</sub> = 2 V                      |      | -50             | μΑ   |
| $I_{OH}$        | High-level output current            | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | -4              | A    |
|                 |                                      | $V_{CC} = 5 \text{ V } \pm 0.5 \text{ V}$  |      | -8              | mA   |
|                 |                                      | V <sub>CC</sub> = 2 V                      |      | -50             | μΑ   |
| $I_{OL}$        | Low-level output current             | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ |      | 4               | A    |
|                 |                                      | $V_{CC} = 5 \text{ V } \pm 0.5 \text{ V}$  |      | 8               | mA   |
| ۸+/۸۰           | langet transition via a /fall time   | V <sub>CC</sub> = 3.3 V ±0.3 V             |      | 100             | 20/1 |
| Δt/Δv           | Input transition rise/fall time      | $V_{CC} = 5 \text{ V } \pm 0.5 \text{ V}$  |      | 20              | ns/V |
| TJ              | Operating junction temperature range |                                            | -55  | 125             | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

### **ELECTRICAL CHARACTERISTICS**

over recommended operating junction temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS                         | V <sub>cc</sub> | MIN I | MAX  | UNIT |
|-----------------|-----------------------------------------|-----------------|-------|------|------|
|                 |                                         | 2 V             | 1.9   |      |      |
|                 | I <sub>OH</sub> = -50 μA                | 3 V             | 2.9   |      |      |
| $V_{OH}$        |                                         | 4.5 V           | 4.4   |      | V    |
|                 | $I_{OH} = -4 \text{ mA}$                | 3 V             | 2.48  |      |      |
|                 | I <sub>OH</sub> = −8 mA                 | 4.5             | 3.8   |      |      |
|                 |                                         | 2 V             |       | 0.1  |      |
|                 | $I_{OH} = 50 \mu A$                     | 3 V             |       | 0.1  |      |
| $V_{OL}$        |                                         | 4.5 V           |       | 0.1  | V    |
|                 | I <sub>OH</sub> = 4 mA                  | 3 V             |       | 0.44 |      |
|                 | I <sub>OH</sub> = 8 mA                  | 4.5             |       | 0.44 |      |
| l <sub>l</sub>  | V <sub>I</sub> = 5.5 V or GND           | 0 V to 5.5 V    |       | ±1   | μΑ   |
| l <sub>oz</sub> | $V_O = V_{CC}$ or GND                   | 5.5 V           |       | ±2.5 | μΑ   |
| I <sub>CC</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$        | 5.5 V           |       | 10   | μΑ   |
| C <sub>i</sub>  | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V             |       | 10   | pF   |

Product Folder Links: SN74AHC1G126-EP

SCLS731 – DECEMBER 2013 www.ti.com



# **SWITCHING CHARACTERISTICS**

over recommended operating junction temperature range,  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  (unless otherwise noted)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD CAPACITANCE      | MIN | MAX | UNIT |
|------------------|-----------------|----------------|-----------------------|-----|-----|------|
| t <sub>PLH</sub> | ۸               | V              | C - 50 pF             | 1   | 13  | ns   |
| t <sub>PHL</sub> | A               | 1              | $C_L = 50 \text{ pF}$ | 1   | 13  | ns   |
| t <sub>PZH</sub> | OF              | V              | C 50 pF               | 1   | 13  | ns   |
| t <sub>PZL</sub> | OE              | Ť              | $C_L = 50 \text{ pF}$ | 1   | 13  | ns   |
| t <sub>PHZ</sub> | OF              | V              | C 50 pF               | 1   | 15  | ns   |
| t <sub>PLZ</sub> | OE              | ť              | $C_L = 50 \text{ pF}$ | 1   | 15  | ns   |

#### **SWITCHING CHARACTERISTICS**

over recommended operating junction temperature range, V<sub>CC</sub> = 5 V ±0.5 V (unless otherwise noted)

| PARAMETER        | EAMETERFROM (INPUT)TO (OUTPUT)LOAD CAPACITANCE $t_{PLH}$<br>$t_{PHL}$ AY $C_L = 50 \text{ pF}$ |   | LOAD CAPACITANCE       | MIN | MAX | UNIT |
|------------------|------------------------------------------------------------------------------------------------|---|------------------------|-----|-----|------|
| t <sub>PLH</sub> | ^                                                                                              | V | C 50 pF                | 1   | 8.5 | ns   |
| t <sub>PHL</sub> | А                                                                                              | Y | C <sub>L</sub> = 50 pF | 1   | 8.5 | ns   |
| t <sub>PZH</sub> | 0                                                                                              | V | C 50 pF                | 1   | 8   | ns   |
| t <sub>PZL</sub> | OE                                                                                             | Y | $C_L = 50 \text{ pF}$  | 1   | 8   | ns   |
| t <sub>PHZ</sub> | OF                                                                                             | V | C 50 pF                | 1   | 10  | ns   |
| t <sub>PLZ</sub> | OE                                                                                             | Y | $C_L = 50 \text{ pF}$  | 1   | 10  | ns   |

### **OPERATING CHARACTERISTICS**

 $V_{CC} = 5 \text{ V}, T_J = 25^{\circ}\text{C}$ 

|          | PARAMETER                     | TEST CONDITIONS    | TYP | UNIT |
|----------|-------------------------------|--------------------|-----|------|
| $C_{pd}$ | Power dissipation capacitance | No load, f = 1 MHz | 14  | pF   |

Submit Documentation Feedback

www.ti.com SCLS731 – DECEMBER 2013

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq 3$  ns.  $t_f \leq 3$  ns.
- D. The outputs are measured one at a time, with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms



# **PACKAGE OPTION ADDENDUM**

17-May-2014

#### **PACKAGING INFORMATION**

| Orderable Device  | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| 74AHC1G126MDCKTEP | ACTIVE | SC70         | DCK     | 5    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | SLI            | Samples |
| V62/14605-01XE    | ACTIVE | SC70         | DCK     | 5    | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | SLI            | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

17-May-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74AHC1G126-EP:

• Catalog: SN74AHC1G126

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 3-Mar-2017

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   |     | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74AHC1G126MDCKTEP | SC70            | DCK                | 5 | 250 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |

www.ti.com 3-Mar-2017



#### \*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| 74AHC1G126MDCKTEP | SC70         | DCK             | 5    | 250 | 340.0       | 340.0      | 38.0        |

# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated