











#### **SN54AHCT240, SN74AHCT240**

SCLS252M - OCTOBER 1995-REVISED APRIL 2016

# SNx4AHCT240 Octal Buffers/Drivers With 3-State Outputs

#### **Features**

- Inputs are TTL-Voltage Compatible
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.

## 2 Applications

- **Network Switches**
- Health and Fitness
- **Televisions**
- Power Infrastructures

## 3 Description

SNx4AHCT240 octal buffers/drivers designed specifically to improve both the performance and density of 3-state memory-address drivers, clock drivers, and bus-oriented receivers and transmitters.

#### Device Information<sup>(1)</sup>

| PART NUMBER     | PACKAGE    | BODY SIZE (NOM)    |  |  |
|-----------------|------------|--------------------|--|--|
|                 | SSOP (20)  | 7.50 mm × 5.30 mm  |  |  |
| ON 4 A LIOTO 40 | SOP (20)   | 12.60 mm × 5.30 mm |  |  |
| SNx4AHCT240     | TSSOP (20) | 6.50 mm × 4.40 mm  |  |  |
|                 | SOIC (20)  | 12.80 mm × 7.50 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Simplified Schematic





Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Features 1                           |    | 9.1 Overview                                     | 8  |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 9.2 Functional Block Diagram                     | 8  |
| 3 | Description 1                        |    | 9.3 Feature Description                          | 8  |
| 4 | Simplified Schematic 1               |    | 9.4 Device Functional Modes                      | 8  |
| 5 | Revision History2                    | 10 | Application and Implementation                   | 9  |
| 6 | Pin Configuration and Functions      |    | 10.1 Application Information                     | g  |
| 7 | Specifications4                      |    | 10.2 Typical Application                         | 9  |
| ′ | 7.1 Absolute Maximum Ratings         | 11 | Power Supply Recommendations                     | 10 |
|   | 7.1 Absolute Maximum Ratings         | 12 | Layout                                           | 10 |
|   | 7.3 Recommended Operating Conditions |    | 12.1 Layout Guidelines                           |    |
|   | 7.4 Thermal Information              |    | 12.2 Layout Example                              | 10 |
|   | 7.5 Electrical Characteristics 5     | 13 | Device and Documentation Support                 |    |
|   | 7.6 Switching Characteristics 6      |    | 13.1 Community Resources                         |    |
|   | 7.7 Noise Characteristics            |    | 13.2 Related Links                               |    |
|   | 7.8 Operating Characteristics        |    | 13.3 Trademarks                                  | 11 |
|   | 7.9 Typical Characteristics          |    | 13.4 Electrostatic Discharge Caution             | 11 |
| 8 |                                      |    | 13.5 Glossary                                    |    |
| 9 | Parameter Measurement Information    | 14 | Mechanical, Packaging, and Orderable Information |    |

# 5 Revision History

| С | changes from Revision L (October 2014) to Revision M                                                                                      | Page |
|---|-------------------------------------------------------------------------------------------------------------------------------------------|------|
| • | Changed Handling Ratings table title to ESD Ratings                                                                                       | 2    |
| • | Changed Handling Ratings table title to ESD Ratings                                                                                       | 4    |
| • | Added –40°C to 85°C to SN74AHCT240 header in <i>Electrical Characteristics</i> table to differentiate from neighboring temperature range. | 8    |
| • | Added –40°C to 85°C to SN74AHCT240 header in <i>Switching Characteristics</i> table to differentiate from neighboring temperature range   |      |

| C | nanges from Revision K (July 2003) to Revision L                            | Page |
|---|-----------------------------------------------------------------------------|------|
| • | Updated document to new TI data sheet format                                | 1    |
| • | Deleted Ordering Information table.                                         | 1    |
| • | Added Military Disclaimer to Features list.                                 | 1    |
| • | Added Applications                                                          | 1    |
| • | Extended operating temperature range to 125°C                               | 4    |
| • | Added Thermal Information table.                                            | 5    |
| • | Added -40°C to 125°C for SN74AHCT240 in the Electrical Specifications table | 5    |
| • | Added –40°C to 125°C for SN74AHCT240 in the Switching Characteristics table | 6    |
| • | Added Detailed Description section                                          | 8    |
| • | Added Application and Implementation section                                | 9    |
| • | Added Power Supply Recommendations and Layout sections                      | 10   |



# 6 Pin Configuration and Functions





#### SN54AHCT240 FK Package (20) Pin Top View



#### **Pin Functions**

|     | PIN             | 1/0 | DESCRIPTION     |
|-----|-----------------|-----|-----------------|
| NO. | NAME            | I/O | DESCRIPTION     |
| 1   | 10E_n           | ı   | Output Enable 1 |
| 2   | 1A1             | 1   | 1A1 Input       |
| 3   | 2Y4             | 0   | 2Y4 Output      |
| 4   | 1A2             | 1   | 1A2 Input       |
| 5   | 2Y3             | 0   | 2Y3 Output      |
| 6   | 1A3             | 1   | 1A3 Input       |
| 7   | 2Y2             | 0   | 2Y2 Output      |
| 8   | 1A4             | 1   | 1A4 Input       |
| 9   | 2Y1             | 0   | 2Y1 Output      |
| 10  | GND             | _   | Ground Pin      |
| 11  | 2A1             | 1   | 2A1 Input       |
| 12  | 1Y4             | 0   | 1Y4 Output      |
| 13  | 2A2             | 1   | 2A2 Input       |
| 14  | 1Y3             | 0   | 1Y3 Output      |
| 15  | 2A3             | 1   | 2A3 Input       |
| 16  | 1Y2             | 0   | 1Y2 Output      |
| 17  | 2A4             | ı   | 2A4 Input       |
| 18  | 1Y1             | 0   | 1Y1 Output      |
| 19  | 20E_n           | I   | Output Enable 2 |
| 20  | V <sub>CC</sub> |     | Power Pin       |

Copyright © 1995–2016, Texas Instruments Incorporated



## 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                                   |                             | MIN  | MAX                   | UNIT |
|-----------------|---------------------------------------------------|-----------------------------|------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage range                              |                             | -0.5 | 7                     | V    |
| VI              | Input voltage range (2)                           |                             | -0.5 | 7                     | V    |
| Vo              | Output voltage range <sup>(2)</sup>               |                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub> | Input clamp current                               | V <sub>I</sub> < 0          |      | -20                   | mA   |
| I <sub>OK</sub> | Output clamp current                              | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20                   | mA   |
| I <sub>O</sub>  | Continuous output current                         | $V_O = 0$ to $V_{CC}$       |      | ±25                   | mA   |
|                 | Continuous current through V <sub>CC</sub> or GND |                             |      | ±75                   | mA   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                             |                          |                                                                               | MIN             | MAX  | UNIT |
|-----------------------------|--------------------------|-------------------------------------------------------------------------------|-----------------|------|------|
| T <sub>stg</sub>            | Storage temperature rang | ge e                                                                          | <del>-</del> 65 | 150  | °C   |
| V                           | Electrostatio discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | 0               | 1000 | \/   |
| V <sub>(ESD)</sub> Electros | Electrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0               | 2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                | SN54AHCT240 |          | SN74AHC | UNIT     |      |
|-----------------|--------------------------------|-------------|----------|---------|----------|------|
|                 |                                | MIN         | MAX      | MIN     | MAX      | UNII |
| $V_{CC}$        | Supply voltage                 | 4.5         | 5.5      | 4.5     | 5.5      | V    |
| $V_{IH}$        | High-level input voltage       | 2           |          | 2       |          | V    |
| $V_{IL}$        | Low-level Input voltage        |             | 0.8      |         | 0.8      | V    |
| VI              | Input voltage                  | 0           | 5.5      | 0       | 5.5      | V    |
| Vo              | Output voltage                 | 0           | $V_{CC}$ | 0       | $V_{CC}$ | V    |
| I <sub>OH</sub> | High-level output current      |             | -8       |         | -8       | mA   |
| I <sub>OL</sub> | Low-level output current       |             | 8        |         | 8        | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -55         | 125      | -40     | 125      | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                       |                                              |         |         | SN74A   | HCT240  |         |         |      |
|-----------------------|----------------------------------------------|---------|---------|---------|---------|---------|---------|------|
|                       | THERMAL METRIC(1)                            | DW      | DB      | DGV     | N       | NS      | PW      | UNIT |
|                       |                                              | 20 PINS |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 83.0    | 99.9    | 119.2   | 54.9    | 80.4    | 105.4   |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 48.9    | 61.7    | 34.5    | 41.7    | 46.9    | 39.5    |      |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 50.5    | 55.2    | 60.7    | 35.8    | 47.9    | 56.4    | °C/W |
| Ψлт                   | Junction-to-top characterization parameter   | 21.1    | 22.6    | 1.2     | 27.9    | 19.9    | 3.1     |      |
| ΨЈВ                   | Junction-to-board characterization parameter | 50.1    | 54.8    | 60.0    | 35.7    | 47.5    | 55.8    |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                       | TEST CONDITIONS                                                  | V <sub>CC</sub> | Т,   | 4 = 25°C | ;     | SN54AH0 | CT240             | -40°C to<br>SN74AH0 |      | -40°C to 1<br>SN74AHC |      | UNIT |
|---------------------------------|------------------------------------------------------------------|-----------------|------|----------|-------|---------|-------------------|---------------------|------|-----------------------|------|------|
|                                 |                                                                  |                 | MIN  | TYP      | MAX   | MIN     | MAX               | MIN                 | MAX  | MIN                   | MAX  |      |
| V                               | I <sub>OH</sub> = -50 μA                                         | 4.5 V           | 4.4  | 4.5      |       | 4.4     |                   | 4.4                 |      | 4.4                   |      | V    |
| V <sub>OH</sub>                 | $I_{OH} = -8 \text{ mA}$                                         | 4.5 V           | 3.94 |          |       | 3.8     |                   | 3.8                 |      | 3.8                   |      | V    |
| V                               | $I_{OL} = 50 \mu A$                                              | 4.5 V           |      |          | 0.1   |         | 0.1               |                     | 0.1  |                       | 0.1  | V    |
| V <sub>OL</sub>                 | $I_{OL} = 8 \text{ mA}$                                          | 4.5 V           |      |          | 0.36  |         | 0.44              |                     | 0.44 |                       | 0.44 | V    |
| I <sub>OZ</sub>                 | $V_O = V_{CC}$ or GND                                            | 5.5 V           |      |          | ±0.25 |         | ±2.5              |                     | ±2.5 |                       | ±2.5 | μA   |
| I                               | V <sub>I</sub> = 5.5 V or GND                                    | 0 V to<br>5.5 V |      |          | ±0.1  |         | ±1 <sup>(1)</sup> |                     | ±1   |                       | ±1   | μΑ   |
| I <sub>CC</sub>                 | $V_I = V_{CC}$ or GND, $I_O = 0$                                 | 5.5 V           |      |          | 4     |         | 40                |                     | 40   |                       | 40   | μA   |
| ΔI <sub>CC</sub> <sup>(2)</sup> | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or<br>GND | 5.5 V           |      |          | 1.35  |         | 1.5               |                     | 1.5  |                       | 1.5  | mA   |
| Ci                              | V <sub>I</sub> = V <sub>CC</sub> or GND                          | 5 V             |      | 2.5      | 10    |         |                   |                     | 10   |                       | 10   | pF   |
| C <sub>o</sub>                  | V <sub>O</sub> = V <sub>CC</sub> or GND                          | 5 V             |      | 3        |       |         |                   |                     |      |                       |      | pF   |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested at  $V_{CC} = 0 \text{ V}$ . (2) This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or  $V_{CC}$ .



### 7.6 Switching Characteristics

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V  $\pm$  0.5 V (unless otherwise noted) (see Figure 2)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE    | T <sub>A</sub> = 2     | 25°C                | SN54AH           | ICT240             | -40°C to<br>SN74AH |     | -40°C to<br>SN74AH |      | UNIT |    |
|--------------------|-----------------|----------------|------------------------|------------------------|---------------------|------------------|--------------------|--------------------|-----|--------------------|------|------|----|
|                    | (INFOT)         | (001701)       | CAFACITANCE            | TYP                    | MAX                 | MIN              | MAX                | MIN                | MAX | MIN                | MAX  |      |    |
| t <sub>PLH</sub>   | A               | Υ              | C 15 pF                | 5.4 <sup>(1)</sup>     | 7.4 <sup>(1)</sup>  | 1 <sup>(1)</sup> | 8.5 <sup>(1)</sup> | 1                  | 8.5 | 1                  | 9.5  |      |    |
| t <sub>PHL</sub>   | A               | ř              | $C_L = 15 pF$          | 5.4 <sup>(1)</sup>     | 7.4 <sup>(1)</sup>  | 1 <sup>(1)</sup> | 8.5 <sup>(1)</sup> | 1                  | 8.5 | 1                  | 9.5  | ns   |    |
| t <sub>PZH</sub>   | ŌĒ              | V              | 0 45 -5                | 7.7 <sup>(1)</sup>     | 10.4 <sup>(1)</sup> | 1 <sup>(1)</sup> | 12 <sup>(1)</sup>  | 1                  | 12  | 1                  | 13   |      |    |
| t <sub>PZL</sub>   | OE              | Y              | C <sub>L</sub> = 15 pF | 7.7 <sup>(1)</sup>     | 10.4 <sup>(1)</sup> | 1 <sup>(1)</sup> | 12 <sup>(1)</sup>  | 1                  | 12  | 1                  | 13   | ns   |    |
| t <sub>PHZ</sub>   | ŌĒ              | V              | C <sub>L</sub> = 15 pF | 8.3(1)                 | 10.4 <sup>(1)</sup> | 1 <sup>(1)</sup> | 12 <sup>(1)</sup>  | 1                  | 12  | 1                  | 13   |      |    |
| t <sub>PLZ</sub>   | OE .            | Y              |                        | 8.3 <sup>(1)</sup>     | 10.4 <sup>(1)</sup> | 1 <sup>(1)</sup> | 12 <sup>(1)</sup>  | 1                  | 12  | 1                  | 13   | ns   |    |
| t <sub>PLH</sub>   | Δ.              | V              | 0 50 - 5               | 5.9                    | 8.4                 | 1                | 9.5                | 1                  | 9.5 | 1                  | 10.5 |      |    |
| t <sub>PHL</sub>   | Α               | Y              | $C_L = 50 pF$          | 5.9                    | 8.4                 | 1                | 9.5                | 1                  | 9.5 | 1                  | 10.5 | ns   |    |
| t <sub>PZH</sub>   | ŌĒ              | Y              | 0 50 - 5               | 8.2                    | 11.4                | 1                | 13                 | 1                  | 13  | 1                  | 14   |      |    |
| t <sub>PZL</sub>   | OE              | Y              | $C_L = 50 pF$          | 8.2                    | 11.4                | 1                | 13                 | 1                  | 13  | 1                  | 14   | ns   |    |
| t <sub>PHZ</sub>   | ŌĒ              | Y              | 0 50 - 5               | 8.8                    | 11.4                | 1                | 13                 | 1                  | 13  | 1                  | 14   |      |    |
| t <sub>PLZ</sub>   | OE              | ř              | $C_L = 50 \text{ pF}$  | C <sub>L</sub> = 50 pF | 8.8                 | 11.4             | 1                  | 13                 | 1   | 13                 | 1    | 14   | ns |
| t <sub>sk(o)</sub> |                 |                | C <sub>L</sub> = 50 pF |                        | 1 <sup>(2)</sup>    |                  | 1                  |                    | 1   |                    | 1    | ns   |    |

On products compliant to MIL-PRF-38535, this parameter is not production tested.

#### 7.7 Noise Characteristics

 $V_{CC} = 5 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}C^{(1)}$ 

|                    | PARAMETER                                     | SN7 | 4AHCT240 | )   | UNIT |
|--------------------|-----------------------------------------------|-----|----------|-----|------|
|                    | PARAMETER                                     | MIN | TYP      | MAX | UNII |
| V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> |     | 4.1      |     | V    |
| $V_{IH(D)}$        | High-level dynamic input voltage              | 2   |          |     | V    |
| $V_{IL(D)}$        | Low-level dynamic input voltage               |     |          | 0.8 | V    |

<sup>(1)</sup> Characteristics are for surface-mount packages only.

# 7.8 Operating Characteristics

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|                 | PARAMETER                     | TEST (   | CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|----------|------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz  | 10  | pF   |

### 7.9 Typical Characteristics



Figure 1. TPD vs Temperature

On products compliant to MIL-PRF-38535, this parameter does not apply.



#### 8 Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_Q = 50 \Omega$ ,  $t_f \leq$  3 ns.  $t_f \leq$  3 ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms



## 9 Detailed Description

#### 9.1 Overview

The SN74AHCT240 devices are organized as two 4-bit buffers/line drivers with separate output-enable  $(\overline{OE})$  inputs. When  $\overline{OE}$  is low, the device passes inverted data from the A inputs to the Y outputs. When  $\overline{OE}$  is high, the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

## 9.2 Functional Block Diagram





Copyright © 2016, Texas Instruments Incorporated

## 9.3 Feature Description

- V<sub>CC</sub> is optimized at 5 V
- Allows up-voltage translation from 3.3 V to 5 V
  - Inputs accept V<sub>IH</sub> levels of 2 V
- Slow edge rates minimize output ringing
- Inputs are TTL-voltage compatible

### 9.4 Device Functional Modes

Table 1. Function Table (Each 4-bit Buffer/Driver)

| IN | PUTS | OUTPUT |
|----|------|--------|
| ŌĒ | Α    | Y      |
| L  | Н    | Н      |
| L  | L    | L      |
| Н  | X    | Z      |



## 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

The SNx4AHCT240 is a low-drive CMOS device that may be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of 0.8-V  $V_{IL}$  and 2-V  $V_{IH}$ . This feature makes the SNx4AHCT240 device ideal for translating up from 3.3 V to 5 V. Figure 3 shows this type of translation.

### 10.2 Typical Application



Figure 3. Application Diagram

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads; therefore, routing and load conditions should be considered to prevent ringing.

### 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions:
  - For rise time and fall time specifications, see  $\Delta t/\Delta V$  in the *Recommended Operating Conditions* table.
  - For specified high and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the Recommended Operating Conditions table.
  - Inputs are overvoltage tolerant, allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions:
  - Load currents should not exceed 25 mA per output and 75 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.



## **Typical Application (continued)**

#### 10.2.3 Application Curves



## 11 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Recommended Operating Conditions.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1  $\mu$ F capacitor is recommended. If there are multiple  $V_{CC}$  terminals then 0.01  $\mu$ F or 0.022  $\mu$ F capacitors are recommended for each power terminal. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1  $\mu$ F and 1.0  $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for the best results.

## 12 Layout

#### 12.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Such examples are when only two inputs of a triple-input AND gate are used, or only 3 of the 4-buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states.

Specified in Figure 5 are rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the I/Os so they also cannot float when disabled.

#### 12.2 Layout Example



Figure 5. Layout Diagram



## 13 Device and Documentation Support

#### 13.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS       | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|-------------|----------------|--------------|---------------------|---------------------|---------------------|--|
| SN54AHCT240 | Click here     | Click here   | Click here          | Click here          | Click here          |  |
| SN74AHCT240 | Click here     | Click here   | Click here          | Click here          | Click here          |  |

#### 13.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





17-Mar-2017

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)                      | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------------------------------|---------|
| 5962-9680601Q2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>9680601Q2A<br>SNJ54AHCT<br>240FK | Samples |
| 5962-9680601QRA  | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 5962-9680601QR<br>A<br>SNJ54AHCT240J      | Samples |
| 5962-9680601QSA  | ACTIVE | CFP          | W                  | 20   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | 5962-9680601QS<br>A<br>SNJ54AHCT240W      | Samples |
| SN74AHCT240DBR   | ACTIVE | SSOP         | DB                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HB240                                     | Samples |
| SN74AHCT240DW    | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT240                                   | Samples |
| SN74AHCT240DWE4  | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT240                                   | Samples |
| SN74AHCT240DWR   | ACTIVE | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT240                                   | Samples |
| SN74AHCT240N     | ACTIVE | PDIP         | N                  | 20   | 20             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | -40 to 125   | SN74AHCT240N                              | Samples |
| SN74AHCT240NSR   | ACTIVE | so           | NS                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT240                                   | Samples |
| SN74AHCT240NSRE4 | ACTIVE | so           | NS                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | AHCT240                                   | Samples |
| SN74AHCT240PW    | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HB240                                     | Samples |
| SN74AHCT240PWE4  | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HB240                                     | Samples |
| SN74AHCT240PWG4  | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HB240                                     | Samples |
| SN74AHCT240PWR   | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HB240                                     | Samples |
| SN74AHCT240PWRG4 | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | HB240                                     | Samples |



## PACKAGE OPTION ADDENDUM

17-Mar-2017

| Orderable Device | Status | Package Type |         | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking                            | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|--------------------|--------------|-------------------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)                |              | (4/5)                                     |         |
| SNJ54AHCT240FK   | ACTIVE | LCCC         | FK      | 20   | 1       | TBD      | POST-PLATE       | N / A for Pkg Type | -55 to 125   | 5962-<br>9680601Q2A<br>SNJ54AHCT<br>240FK | Samples |
| SNJ54AHCT240J    | ACTIVE | CDIP         | J       | 20   | 1       | TBD      | A42              | N / A for Pkg Type | -55 to 125   | 5962-9680601QR<br>A<br>SNJ54AHCT240J      | Samples |
| SNJ54AHCT240W    | ACTIVE | CFP          | W       | 20   | 1       | TBD      | A42              | N / A for Pkg Type | -55 to 125   | 5962-9680601QS<br>A<br>SNJ54AHCT240W      | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



## **PACKAGE OPTION ADDENDUM**

17-Mar-2017

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54AHCT240, SN74AHCT240:

Catalog: SN74AHCT240

Automotive: SN74AHCT240-Q1, SN74AHCT240-Q1

Military: SN54AHCT240

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 17-Aug-2016

## TAPE AND REEL INFORMATION





| _ | _  |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | 3                                                         |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
|   | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT240DBR | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74AHCT240DWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74AHCT240NSR | SO              | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 9.0        | 13.0       | 2.4        | 12.0       | 24.0      | Q1               |

www.ti.com 17-Aug-2016



#### \*All dimensions are nominal

| 7 till dillitoriororio di o riorimidi |              |                 |      |      |             |            |             |  |
|---------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| Device                                | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| SN74AHCT240DBR                        | SSOP         | DB              | 20   | 2000 | 367.0       | 367.0      | 38.0        |  |
| SN74AHCT240DWR                        | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |  |
| SN74AHCT240NSR                        | SO           | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |  |

#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G20)

# PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## DB (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE

#### **28 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-150

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# W (R-GDFP-F20)

# CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.

  D. Index point is provided on cap for terminal identification only.

  E. Falls within Mil—Std 1835 GDFP2—F20



# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



## **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

