SDAS236A - DECEMBER 1982 - REVISED JANUARY 1995 - Latchable P-Input Ports With Power-Up Clear - Choice of Logical or Arithmetic (Two's Complement) Comparison - Data and PLE Inputs Utilize pnp Input Transistors to Reduce dc Loading Effects - Approximately 35% Improvement in ac Performance Over Schottky TTL While Performing More Functions - Cascadable to n Bits While Maintaining High Performance - 10% Less Power Than STTL for an 8-Bit Comparison - Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs ## description These advanced Schottky devices are capable of performing high-speed arithmetic or logic comparisons on two 8-bit binary or two's complement words. Two fully decoded decisions about words P and Q are externally available at two outputs. These devices are fully expandable to any number of bits without external gates. To compare words of longer lengths, the P > QOUT and P < QOUT outputs of a stage handling less significant bits can be connected to the P > QIN and P < QIN inputs of the next stage handling more significant bits. The cascading paths are implemented with only a two-gate-level delay to reduce overall comparison times for long words. Two alternative methods of cascading are shown in application information. The latch is transparent when P latch-enable (PLE) input is high; the P-input port is latched SN54AS885 ... JT PACKAGE SN74AS885 ... DW OR NT PACKAGE (TOP VIEW) SN54AS885 . . . FK PACKAGE (TOP VIEW) NC - No internal connection when PLE is low. This provides the designer with temporary storage for the P-data word. The enable circuitry is implemented with minimal delay times to enhance performance when cascaded for longer words. The PLE, P, and Q data inputs utilize pnp input transistors to reduce the low-level current input requirement to typically -0.25 mA, which minimizes dc loading effects. The SN54AS885 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C. The SN74AS885 is characterized for operation from $0^{\circ}$ C to $70^{\circ}$ C. #### **FUNCTION TABLE** | | | INF | UTS | OUTPUTS | | | | |-------------------------|-----|-------------------------|---------|---------|----------|----------|--| | COMPARISON | L/Ā | DATA<br>P0-P7,<br>Q0-Q7 | P > QIN | P < QIN | P > QOUT | P < QOUT | | | Logical | Н | P > Q | Х | Х | Н | L | | | Logical | Н | P < Q | Х | Χ | L | Н | | | Logical <sup>†</sup> | Н | P = Q | H or L | H or L | H or L | H or L | | | Arithmetic | L | P AG Q | Х | X | Н | L | | | Arithmetic | L | Q AG P | Х | X | L | Н | | | Arithmetic <sup>†</sup> | L | P = Q | H or L | H or L | H or L | H or L | | $\uparrow$ In these cases, P > QOUT follows P > QIN and P < QOUT follows P < QIN. AG = arithmetically greater than # logic symbol‡ <sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DW, JT, and NT packages. # logic diagram (positive logic) Pin numbers shown are for the DW, JT, and NT packages. SDAS236A - DECEMBER 1982 - REVISED JANUARY 1995 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | | |-----------------------------------------------------|---------------| | Input voltage, V <sub>I</sub> | | | Operating free-air temperature range, TA: SN54AS885 | | | SN74AS885 | 0°C to 70°C | | Storage temperature range | 65°C to 150°C | ## recommended operating conditions | | | SN54AS885 | | | SN74AS885 | | | UNIT | |-------------------|--------------------------------|-----------|-----|-----|-----------|-----|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | $V_{IH}$ | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | | | 0.8 | V | | ІОН | High-level output current | | | -2 | | | -2 | mA | | loL | Low-level output current | | | 20 | | | 20 | mA | | t <sub>su</sub> * | Setup time, data before PLE↓ | 2 | | | 2 | | | ns | | th* | Hold time, data after PLE↓ | 4.5 | | | 4 | | | ns | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data but is not production tested. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | DADAMETED | TEST CON | SI | 154AS88 | 35 | SN | UNIT | | | | | |-----------------|------------------|-----------------------------------|--------------------------|--------------------|------|------|--------------------|------------------|------|------|--| | | PARAMETER | IESI CON | TEST CONDITIONS | | | | MIN | TYP <sup>‡</sup> | MAX | UNII | | | VIK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | | Vон | | V <sub>CC</sub> = 4.5 V to 5.5 V, | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | 2 | | V <sub>CC</sub> -2 | 2 | | V | | | VOL | | V <sub>CC</sub> = 4.5 V, | I <sub>OL</sub> = 20 mA | | 0.35 | 0.5 | | 0.35 | 0.5 | V | | | Ц | | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | | 1 | L/A | V 55V | V: 27V | | | 40 | | | 40 | 40 | | | ΊΗ | Others | $V_{CC} = 5.5 \text{ V},$ | $V_1 = 2.7 \text{ V}$ | | | 20 | | | 20 | μΑ | | | | L/A | | | | | -4 | | | -4 | | | | I <sub>IL</sub> | P > QIN, P < QIN | $V_{CC} = 5.5 V$ , | $V_{I} = 0.4 \ V$ | | | -2 | | | -2 | mA | | | | P, Q, PLE | | | | | -1 | | | -1 | | | | ΙΟ§ | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -20 | | -112 | -20 | | -112 | mA | | | Icc | | V <sub>CC</sub> = 5.5 V, | See Note 1 | | 130 | 210 | | 130 | 210 | mA | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. NOTE 1: $I_{CC}$ is measured with all inputs high except $L/\overline{A}$ , which is low. ## switching characteristics (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | | UNIT | | | | | | |------------------|-----------------|-----------------------|-----------|------|-----|-----------|------|------|-----| | | , , | , , | SN54AS885 | | | SN74AS885 | | | | | | | | MIN | TYP† | MAX | MIN | TYP† | MAX | | | <sup>t</sup> PLH | . <del></del> | P < QOUT, | 2 | 8.5 | 14 | 1 | 8.5 | 13 | | | <sup>t</sup> PHL | L/Ā | P > QOUT | 2 | 7.5 | 14 | 1 | 7.5 | 13 | ns | | <sup>t</sup> PLH | P < QIN, | P < QOUT,<br>P > QOUT | 2 | 5 | 10 | 1 | 5 | 8 | ns | | <sup>t</sup> PHL | P > QIN | | 2 | 5.5 | 10 | 1 | 5.5 | 8 | 115 | | <sup>t</sup> PLH | Any P or Q | P < QOUT,<br>P > QOUT | 2 | 13.5 | 21 | 1 | 13.5 | 17.5 | ns | | <sup>t</sup> PHL | data input | | 2 | 10 | 17 | 1 | 10 | 15 | | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . #### **APPLICATION INFORMATION** The 'AS885 can be cascaded to compare words longer than eight bits. Figure 1 shows the comparison of two 32-bit words; however, the design is expandable to n bits. Figure 1 shows the optimum cascading arrangement for comparing words of 32 bits or greater. Typical delay times shown are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ and use the standard advanced Schottky load of $R_L = 500 \ \Omega$ , $C_L = 50 \ pF$ . Figure 2 shows the fastest cascading arrangement for comparing 16-bit or 24-bit words. Typical delay times shown are at $V_{CC}$ = 5 V, $T_A$ = 25°C and use the standard advanced Schottky load of $R_L$ = 500 $\Omega$ , $C_L$ = 50 pF. ## **APPLICATION INFORMATION** Figure 1. 32-Bit to 72 (n)-Bit Magnitude Comparator #### **APPLICATION INFORMATION** Figure 2. Fastest Cascading Arrangement for Comparing 16-Bit or 24-Bit Words # PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_{\Gamma}$ = $t_{f}$ = 2 ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 3. Load Circuits and Voltage Waveforms 17-Mar-2017 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|----|----------------|----------------------------|----------------------|--------------------|--------------|----------------------------------------|---------| | 5962-89757013A | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 5962-<br>89757013A<br>SNJ54AS<br>885FK | Samples | | 5962-8975701LA | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8975701LA<br>SNJ54AS885JT | Samples | | SN54AS885JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | SN54AS885JT | Samples | | SN74AS885DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | AS885 | Samples | | SNJ54AS885FK | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | -55 to 125 | 5962-<br>89757013A<br>SNJ54AS<br>885FK | Samples | | SNJ54AS885JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8975701LA<br>SNJ54AS885JT | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ## PACKAGE OPTION ADDENDUM 17-Mar-2017 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54AS885, SN74AS885: Catalog: SN74AS885 Military: SN54AS885 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product Military - QML certified for Military and Defense Applications ## JT (R-GDIP-T\*\*) #### 24 LEADS SHOWN #### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB # FK (S-CQCC-N\*\*) # LEADLESS CERAMIC CHIP CARRIER 28 TERMINAL SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. Falls within JEDEC MS-004 DW (R-PDSO-G24) # PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.