//
// ؾČ̓ۯӰ(16MHz)
// 12MHz̊OtgPLLӰ(48MHz)ւ̐؂ւ
//
void Init_Clock()
{
  MCGC2 = MCGC2_HGO_MASK
    | MCGC2_EREFS_MASK
    | MCGC2_RANGE_MASK
    | MCGC2_ERCLKEN_MASK;
  while (MCGSC_OSCINIT == 0)
    ;
  MCGC1 = (2<<6) // external reference clock.
      | (3<<3);  // RDIV = 3 : 12MHz/8=1.5 MHz
  while ((MCGSC_IREFST != 0) || (MCGSC_CLKST != 2))

  // FBE  PBE (PLL bypassed internal) ӰނɈڍs
  MCGC3=MCGC3_PLLS_MASK
    | (8<<0); // multiply by 32 -> 1.5MHz*32=48MHz
  while((MCGSC_PLLST != 1) || (MCGSC_LOCK != 1))
    ;
// PBEӰނPEE 
// (PLL enabled external mode)
// ӰނɈڍs
 MCGC1 = (0<<6) //PLL or FLL Clock
  | (3<<3); // 12MHz/8=1.5 MHz
 while(MCGSC_CLKST !=3)
    ;
}
